|
@@ -673,10 +673,8 @@ irqreturn_t musb_g_ep0_irq(struct musb *musb)
|
|
|
csr = musb_readw(regs, MUSB_CSR0);
|
|
|
len = musb_readb(regs, MUSB_COUNT0);
|
|
|
|
|
|
- dev_dbg(musb->controller, "csr %04x, count %d, myaddr %d, ep0stage %s\n",
|
|
|
- csr, len,
|
|
|
- musb_readb(mbase, MUSB_FADDR),
|
|
|
- decode_ep0stage(musb->ep0_state));
|
|
|
+ dev_dbg(musb->controller, "csr %04x, count %d, ep0stage %s\n",
|
|
|
+ csr, len, decode_ep0stage(musb->ep0_state));
|
|
|
|
|
|
if (csr & MUSB_CSR0_P_DATAEND) {
|
|
|
/*
|