|
@@ -79,7 +79,7 @@
|
|
|
|
|
|
/* CM_CLKSEL1_PLL_IVA2 */
|
|
|
#define OMAP3430_IVA2_CLK_SRC_SHIFT 19
|
|
|
-#define OMAP3430_IVA2_CLK_SRC_MASK (0x3 << 19)
|
|
|
+#define OMAP3430_IVA2_CLK_SRC_MASK (0x7 << 19)
|
|
|
#define OMAP3430_IVA2_DPLL_MULT_SHIFT 8
|
|
|
#define OMAP3430_IVA2_DPLL_MULT_MASK (0x7ff << 8)
|
|
|
#define OMAP3430_IVA2_DPLL_DIV_SHIFT 0
|
|
@@ -124,7 +124,7 @@
|
|
|
|
|
|
/* CM_CLKSEL1_PLL_MPU */
|
|
|
#define OMAP3430_MPU_CLK_SRC_SHIFT 19
|
|
|
-#define OMAP3430_MPU_CLK_SRC_MASK (0x3 << 19)
|
|
|
+#define OMAP3430_MPU_CLK_SRC_MASK (0x7 << 19)
|
|
|
#define OMAP3430_MPU_DPLL_MULT_SHIFT 8
|
|
|
#define OMAP3430_MPU_DPLL_MULT_MASK (0x7ff << 8)
|
|
|
#define OMAP3430_MPU_DPLL_DIV_SHIFT 0
|