|
@@ -13,7 +13,8 @@
|
|
|
defined(CONFIG_MEM_GENERIC_BOARD) || \
|
|
|
defined(CONFIG_MEM_MT48LC32M8A2_75) || \
|
|
|
defined(CONFIG_MEM_MT48LC8M32B2B5_7) || \
|
|
|
- defined(CONFIG_MEM_MT48LC32M16A2TG_75)
|
|
|
+ defined(CONFIG_MEM_MT48LC32M16A2TG_75) || \
|
|
|
+ defined(CONFIG_MEM_MT48LC32M8A2_75)
|
|
|
#if (CONFIG_SCLK_HZ > 119402985)
|
|
|
#define SDRAM_tRP TRP_2
|
|
|
#define SDRAM_tRP_num 2
|
|
@@ -100,7 +101,8 @@
|
|
|
defined(CONFIG_MEM_MT48LC64M4A2FB_7E) || \
|
|
|
defined(CONFIG_MEM_GENERIC_BOARD) || \
|
|
|
defined(CONFIG_MEM_MT48LC32M16A2TG_75) || \
|
|
|
- defined(CONFIG_MEM_MT48LC16M16A2TG_75)
|
|
|
+ defined(CONFIG_MEM_MT48LC16M16A2TG_75) || \
|
|
|
+ defined(CONFIG_MEM_MT48LC32M8A2_75)
|
|
|
/*SDRAM INFORMATION: */
|
|
|
#define SDRAM_Tref 64 /* Refresh period in milliseconds */
|
|
|
#define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
|