|
@@ -1289,6 +1289,14 @@ int r600_gpu_soft_reset(struct radeon_device *rdev)
|
|
|
RREG32(R_008014_GRBM_STATUS2));
|
|
|
dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
|
|
|
RREG32(R_000E50_SRBM_STATUS));
|
|
|
+ dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
|
|
|
+ RREG32(CP_STALLED_STAT1));
|
|
|
+ dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
|
|
|
+ RREG32(CP_STALLED_STAT2));
|
|
|
+ dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
|
|
|
+ RREG32(CP_BUSY_STAT));
|
|
|
+ dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
|
|
|
+ RREG32(CP_STAT));
|
|
|
rv515_mc_stop(rdev, &save);
|
|
|
if (r600_mc_wait_for_idle(rdev)) {
|
|
|
dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
|
|
@@ -1332,6 +1340,14 @@ int r600_gpu_soft_reset(struct radeon_device *rdev)
|
|
|
RREG32(R_008014_GRBM_STATUS2));
|
|
|
dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
|
|
|
RREG32(R_000E50_SRBM_STATUS));
|
|
|
+ dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
|
|
|
+ RREG32(CP_STALLED_STAT1));
|
|
|
+ dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
|
|
|
+ RREG32(CP_STALLED_STAT2));
|
|
|
+ dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
|
|
|
+ RREG32(CP_BUSY_STAT));
|
|
|
+ dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
|
|
|
+ RREG32(CP_STAT));
|
|
|
rv515_mc_resume(rdev, &save);
|
|
|
return 0;
|
|
|
}
|