|
@@ -95,10 +95,10 @@
|
|
|
/* Output DMA control */
|
|
|
#define FIMC_REG_CIOCTRL 0x4c
|
|
|
#define FIMC_REG_CIOCTRL_ORDER422_MASK (3 << 0)
|
|
|
-#define FIMC_REG_CIOCTRL_ORDER422_CRYCBY (0 << 0)
|
|
|
-#define FIMC_REG_CIOCTRL_ORDER422_CBYCRY (1 << 0)
|
|
|
-#define FIMC_REG_CIOCTRL_ORDER422_YCRYCB (2 << 0)
|
|
|
-#define FIMC_REG_CIOCTRL_ORDER422_YCBYCR (3 << 0)
|
|
|
+#define FIMC_REG_CIOCTRL_ORDER422_YCBYCR (0 << 0)
|
|
|
+#define FIMC_REG_CIOCTRL_ORDER422_YCRYCB (1 << 0)
|
|
|
+#define FIMC_REG_CIOCTRL_ORDER422_CBYCRY (2 << 0)
|
|
|
+#define FIMC_REG_CIOCTRL_ORDER422_CRYCBY (3 << 0)
|
|
|
#define FIMC_REG_CIOCTRL_LASTIRQ_ENABLE (1 << 2)
|
|
|
#define FIMC_REG_CIOCTRL_YCBCR_3PLANE (0 << 3)
|
|
|
#define FIMC_REG_CIOCTRL_YCBCR_2PLANE (1 << 3)
|
|
@@ -220,10 +220,10 @@
|
|
|
#define FIMC_REG_MSCTRL_FLIP_180 (3 << 13)
|
|
|
#define FIMC_REG_MSCTRL_FIFO_CTRL_FULL (1 << 12)
|
|
|
#define FIMC_REG_MSCTRL_ORDER422_SHIFT 4
|
|
|
-#define FIMC_REG_MSCTRL_ORDER422_YCBYCR (0 << 4)
|
|
|
-#define FIMC_REG_MSCTRL_ORDER422_CBYCRY (1 << 4)
|
|
|
-#define FIMC_REG_MSCTRL_ORDER422_YCRYCB (2 << 4)
|
|
|
-#define FIMC_REG_MSCTRL_ORDER422_CRYCBY (3 << 4)
|
|
|
+#define FIMC_REG_MSCTRL_ORDER422_CRYCBY (0 << 4)
|
|
|
+#define FIMC_REG_MSCTRL_ORDER422_YCRYCB (1 << 4)
|
|
|
+#define FIMC_REG_MSCTRL_ORDER422_CBYCRY (2 << 4)
|
|
|
+#define FIMC_REG_MSCTRL_ORDER422_YCBYCR (3 << 4)
|
|
|
#define FIMC_REG_MSCTRL_ORDER422_MASK (3 << 4)
|
|
|
#define FIMC_REG_MSCTRL_INPUT_EXTCAM (0 << 3)
|
|
|
#define FIMC_REG_MSCTRL_INPUT_MEMORY (1 << 3)
|