|
@@ -59,7 +59,6 @@ struct nmk_gpio_chip {
|
|
u32 rwimsc;
|
|
u32 rwimsc;
|
|
u32 fwimsc;
|
|
u32 fwimsc;
|
|
u32 slpm;
|
|
u32 slpm;
|
|
- u32 enabled;
|
|
|
|
u32 pull_up;
|
|
u32 pull_up;
|
|
};
|
|
};
|
|
|
|
|
|
@@ -277,6 +276,8 @@ static void nmk_gpio_glitch_slpm_init(unsigned int *slpm)
|
|
if (!chip)
|
|
if (!chip)
|
|
break;
|
|
break;
|
|
|
|
|
|
|
|
+ clk_enable(chip->clk);
|
|
|
|
+
|
|
slpm[i] = readl(chip->addr + NMK_GPIO_SLPC);
|
|
slpm[i] = readl(chip->addr + NMK_GPIO_SLPC);
|
|
writel(temp, chip->addr + NMK_GPIO_SLPC);
|
|
writel(temp, chip->addr + NMK_GPIO_SLPC);
|
|
}
|
|
}
|
|
@@ -293,6 +294,8 @@ static void nmk_gpio_glitch_slpm_restore(unsigned int *slpm)
|
|
break;
|
|
break;
|
|
|
|
|
|
writel(slpm[i], chip->addr + NMK_GPIO_SLPC);
|
|
writel(slpm[i], chip->addr + NMK_GPIO_SLPC);
|
|
|
|
+
|
|
|
|
+ clk_disable(chip->clk);
|
|
}
|
|
}
|
|
}
|
|
}
|
|
|
|
|
|
@@ -337,10 +340,12 @@ static int __nmk_config_pins(pin_cfg_t *cfgs, int num, bool sleep)
|
|
break;
|
|
break;
|
|
}
|
|
}
|
|
|
|
|
|
|
|
+ clk_enable(nmk_chip->clk);
|
|
spin_lock(&nmk_chip->lock);
|
|
spin_lock(&nmk_chip->lock);
|
|
__nmk_config_pin(nmk_chip, pin - nmk_chip->chip.base,
|
|
__nmk_config_pin(nmk_chip, pin - nmk_chip->chip.base,
|
|
cfgs[i], sleep, glitch ? slpm : NULL);
|
|
cfgs[i], sleep, glitch ? slpm : NULL);
|
|
spin_unlock(&nmk_chip->lock);
|
|
spin_unlock(&nmk_chip->lock);
|
|
|
|
+ clk_disable(nmk_chip->clk);
|
|
}
|
|
}
|
|
|
|
|
|
if (glitch)
|
|
if (glitch)
|
|
@@ -425,6 +430,7 @@ int nmk_gpio_set_slpm(int gpio, enum nmk_gpio_slpm mode)
|
|
if (!nmk_chip)
|
|
if (!nmk_chip)
|
|
return -EINVAL;
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
+ clk_enable(nmk_chip->clk);
|
|
spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
|
|
spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
|
|
spin_lock(&nmk_chip->lock);
|
|
spin_lock(&nmk_chip->lock);
|
|
|
|
|
|
@@ -432,6 +438,7 @@ int nmk_gpio_set_slpm(int gpio, enum nmk_gpio_slpm mode)
|
|
|
|
|
|
spin_unlock(&nmk_chip->lock);
|
|
spin_unlock(&nmk_chip->lock);
|
|
spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
|
|
spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
|
|
|
|
+ clk_disable(nmk_chip->clk);
|
|
|
|
|
|
return 0;
|
|
return 0;
|
|
}
|
|
}
|
|
@@ -458,9 +465,11 @@ int nmk_gpio_set_pull(int gpio, enum nmk_gpio_pull pull)
|
|
if (!nmk_chip)
|
|
if (!nmk_chip)
|
|
return -EINVAL;
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
+ clk_enable(nmk_chip->clk);
|
|
spin_lock_irqsave(&nmk_chip->lock, flags);
|
|
spin_lock_irqsave(&nmk_chip->lock, flags);
|
|
__nmk_gpio_set_pull(nmk_chip, gpio - nmk_chip->chip.base, pull);
|
|
__nmk_gpio_set_pull(nmk_chip, gpio - nmk_chip->chip.base, pull);
|
|
spin_unlock_irqrestore(&nmk_chip->lock, flags);
|
|
spin_unlock_irqrestore(&nmk_chip->lock, flags);
|
|
|
|
+ clk_disable(nmk_chip->clk);
|
|
|
|
|
|
return 0;
|
|
return 0;
|
|
}
|
|
}
|
|
@@ -484,9 +493,11 @@ int nmk_gpio_set_mode(int gpio, int gpio_mode)
|
|
if (!nmk_chip)
|
|
if (!nmk_chip)
|
|
return -EINVAL;
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
+ clk_enable(nmk_chip->clk);
|
|
spin_lock_irqsave(&nmk_chip->lock, flags);
|
|
spin_lock_irqsave(&nmk_chip->lock, flags);
|
|
__nmk_gpio_set_mode(nmk_chip, gpio - nmk_chip->chip.base, gpio_mode);
|
|
__nmk_gpio_set_mode(nmk_chip, gpio - nmk_chip->chip.base, gpio_mode);
|
|
spin_unlock_irqrestore(&nmk_chip->lock, flags);
|
|
spin_unlock_irqrestore(&nmk_chip->lock, flags);
|
|
|
|
+ clk_disable(nmk_chip->clk);
|
|
|
|
|
|
return 0;
|
|
return 0;
|
|
}
|
|
}
|
|
@@ -503,9 +514,13 @@ int nmk_gpio_get_mode(int gpio)
|
|
|
|
|
|
bit = 1 << (gpio - nmk_chip->chip.base);
|
|
bit = 1 << (gpio - nmk_chip->chip.base);
|
|
|
|
|
|
|
|
+ clk_enable(nmk_chip->clk);
|
|
|
|
+
|
|
afunc = readl(nmk_chip->addr + NMK_GPIO_AFSLA) & bit;
|
|
afunc = readl(nmk_chip->addr + NMK_GPIO_AFSLA) & bit;
|
|
bfunc = readl(nmk_chip->addr + NMK_GPIO_AFSLB) & bit;
|
|
bfunc = readl(nmk_chip->addr + NMK_GPIO_AFSLB) & bit;
|
|
|
|
|
|
|
|
+ clk_disable(nmk_chip->clk);
|
|
|
|
+
|
|
return (afunc ? NMK_GPIO_ALT_A : 0) | (bfunc ? NMK_GPIO_ALT_B : 0);
|
|
return (afunc ? NMK_GPIO_ALT_A : 0) | (bfunc ? NMK_GPIO_ALT_B : 0);
|
|
}
|
|
}
|
|
EXPORT_SYMBOL(nmk_gpio_get_mode);
|
|
EXPORT_SYMBOL(nmk_gpio_get_mode);
|
|
@@ -526,7 +541,10 @@ static void nmk_gpio_irq_ack(struct irq_data *d)
|
|
nmk_chip = irq_data_get_irq_chip_data(d);
|
|
nmk_chip = irq_data_get_irq_chip_data(d);
|
|
if (!nmk_chip)
|
|
if (!nmk_chip)
|
|
return;
|
|
return;
|
|
|
|
+
|
|
|
|
+ clk_enable(nmk_chip->clk);
|
|
writel(nmk_gpio_get_bitmask(gpio), nmk_chip->addr + NMK_GPIO_IC);
|
|
writel(nmk_gpio_get_bitmask(gpio), nmk_chip->addr + NMK_GPIO_IC);
|
|
|
|
+ clk_disable(nmk_chip->clk);
|
|
}
|
|
}
|
|
|
|
|
|
enum nmk_gpio_irq_type {
|
|
enum nmk_gpio_irq_type {
|
|
@@ -587,11 +605,7 @@ static int nmk_gpio_irq_maskunmask(struct irq_data *d, bool enable)
|
|
if (!nmk_chip)
|
|
if (!nmk_chip)
|
|
return -EINVAL;
|
|
return -EINVAL;
|
|
|
|
|
|
- if (enable)
|
|
|
|
- nmk_chip->enabled |= bitmask;
|
|
|
|
- else
|
|
|
|
- nmk_chip->enabled &= ~bitmask;
|
|
|
|
-
|
|
|
|
|
|
+ clk_enable(nmk_chip->clk);
|
|
spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
|
|
spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
|
|
spin_lock(&nmk_chip->lock);
|
|
spin_lock(&nmk_chip->lock);
|
|
|
|
|
|
@@ -602,6 +616,7 @@ static int nmk_gpio_irq_maskunmask(struct irq_data *d, bool enable)
|
|
|
|
|
|
spin_unlock(&nmk_chip->lock);
|
|
spin_unlock(&nmk_chip->lock);
|
|
spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
|
|
spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
|
|
|
|
+ clk_disable(nmk_chip->clk);
|
|
|
|
|
|
return 0;
|
|
return 0;
|
|
}
|
|
}
|
|
@@ -629,10 +644,11 @@ static int nmk_gpio_irq_set_wake(struct irq_data *d, unsigned int on)
|
|
return -EINVAL;
|
|
return -EINVAL;
|
|
bitmask = nmk_gpio_get_bitmask(gpio);
|
|
bitmask = nmk_gpio_get_bitmask(gpio);
|
|
|
|
|
|
|
|
+ clk_enable(nmk_chip->clk);
|
|
spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
|
|
spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
|
|
spin_lock(&nmk_chip->lock);
|
|
spin_lock(&nmk_chip->lock);
|
|
|
|
|
|
- if (!(nmk_chip->enabled & bitmask))
|
|
|
|
|
|
+ if (irqd_irq_disabled(d))
|
|
__nmk_gpio_set_wake(nmk_chip, gpio, on);
|
|
__nmk_gpio_set_wake(nmk_chip, gpio, on);
|
|
|
|
|
|
if (on)
|
|
if (on)
|
|
@@ -642,13 +658,15 @@ static int nmk_gpio_irq_set_wake(struct irq_data *d, unsigned int on)
|
|
|
|
|
|
spin_unlock(&nmk_chip->lock);
|
|
spin_unlock(&nmk_chip->lock);
|
|
spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
|
|
spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
|
|
|
|
+ clk_disable(nmk_chip->clk);
|
|
|
|
|
|
return 0;
|
|
return 0;
|
|
}
|
|
}
|
|
|
|
|
|
static int nmk_gpio_irq_set_type(struct irq_data *d, unsigned int type)
|
|
static int nmk_gpio_irq_set_type(struct irq_data *d, unsigned int type)
|
|
{
|
|
{
|
|
- bool enabled, wake = irqd_is_wakeup_set(d);
|
|
|
|
|
|
+ bool enabled = !irqd_irq_disabled(d);
|
|
|
|
+ bool wake = irqd_is_wakeup_set(d);
|
|
int gpio;
|
|
int gpio;
|
|
struct nmk_gpio_chip *nmk_chip;
|
|
struct nmk_gpio_chip *nmk_chip;
|
|
unsigned long flags;
|
|
unsigned long flags;
|
|
@@ -665,8 +683,7 @@ static int nmk_gpio_irq_set_type(struct irq_data *d, unsigned int type)
|
|
if (type & IRQ_TYPE_LEVEL_LOW)
|
|
if (type & IRQ_TYPE_LEVEL_LOW)
|
|
return -EINVAL;
|
|
return -EINVAL;
|
|
|
|
|
|
- enabled = nmk_chip->enabled & bitmask;
|
|
|
|
-
|
|
|
|
|
|
+ clk_enable(nmk_chip->clk);
|
|
spin_lock_irqsave(&nmk_chip->lock, flags);
|
|
spin_lock_irqsave(&nmk_chip->lock, flags);
|
|
|
|
|
|
if (enabled)
|
|
if (enabled)
|
|
@@ -690,10 +707,28 @@ static int nmk_gpio_irq_set_type(struct irq_data *d, unsigned int type)
|
|
__nmk_gpio_irq_modify(nmk_chip, gpio, WAKE, true);
|
|
__nmk_gpio_irq_modify(nmk_chip, gpio, WAKE, true);
|
|
|
|
|
|
spin_unlock_irqrestore(&nmk_chip->lock, flags);
|
|
spin_unlock_irqrestore(&nmk_chip->lock, flags);
|
|
|
|
+ clk_disable(nmk_chip->clk);
|
|
|
|
|
|
return 0;
|
|
return 0;
|
|
}
|
|
}
|
|
|
|
|
|
|
|
+static unsigned int nmk_gpio_irq_startup(struct irq_data *d)
|
|
|
|
+{
|
|
|
|
+ struct nmk_gpio_chip *nmk_chip = irq_data_get_irq_chip_data(d);
|
|
|
|
+
|
|
|
|
+ clk_enable(nmk_chip->clk);
|
|
|
|
+ nmk_gpio_irq_unmask(d);
|
|
|
|
+ return 0;
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+static void nmk_gpio_irq_shutdown(struct irq_data *d)
|
|
|
|
+{
|
|
|
|
+ struct nmk_gpio_chip *nmk_chip = irq_data_get_irq_chip_data(d);
|
|
|
|
+
|
|
|
|
+ nmk_gpio_irq_mask(d);
|
|
|
|
+ clk_disable(nmk_chip->clk);
|
|
|
|
+}
|
|
|
|
+
|
|
static struct irq_chip nmk_gpio_irq_chip = {
|
|
static struct irq_chip nmk_gpio_irq_chip = {
|
|
.name = "Nomadik-GPIO",
|
|
.name = "Nomadik-GPIO",
|
|
.irq_ack = nmk_gpio_irq_ack,
|
|
.irq_ack = nmk_gpio_irq_ack,
|
|
@@ -701,6 +736,8 @@ static struct irq_chip nmk_gpio_irq_chip = {
|
|
.irq_unmask = nmk_gpio_irq_unmask,
|
|
.irq_unmask = nmk_gpio_irq_unmask,
|
|
.irq_set_type = nmk_gpio_irq_set_type,
|
|
.irq_set_type = nmk_gpio_irq_set_type,
|
|
.irq_set_wake = nmk_gpio_irq_set_wake,
|
|
.irq_set_wake = nmk_gpio_irq_set_wake,
|
|
|
|
+ .irq_startup = nmk_gpio_irq_startup,
|
|
|
|
+ .irq_shutdown = nmk_gpio_irq_shutdown,
|
|
};
|
|
};
|
|
|
|
|
|
static void __nmk_gpio_irq_handler(unsigned int irq, struct irq_desc *desc,
|
|
static void __nmk_gpio_irq_handler(unsigned int irq, struct irq_desc *desc,
|
|
@@ -727,7 +764,11 @@ static void __nmk_gpio_irq_handler(unsigned int irq, struct irq_desc *desc,
|
|
static void nmk_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
|
|
static void nmk_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
|
|
{
|
|
{
|
|
struct nmk_gpio_chip *nmk_chip = irq_get_handler_data(irq);
|
|
struct nmk_gpio_chip *nmk_chip = irq_get_handler_data(irq);
|
|
- u32 status = readl(nmk_chip->addr + NMK_GPIO_IS);
|
|
|
|
|
|
+ u32 status;
|
|
|
|
+
|
|
|
|
+ clk_enable(nmk_chip->clk);
|
|
|
|
+ status = readl(nmk_chip->addr + NMK_GPIO_IS);
|
|
|
|
+ clk_disable(nmk_chip->clk);
|
|
|
|
|
|
__nmk_gpio_irq_handler(irq, desc, status);
|
|
__nmk_gpio_irq_handler(irq, desc, status);
|
|
}
|
|
}
|
|
@@ -773,7 +814,12 @@ static int nmk_gpio_make_input(struct gpio_chip *chip, unsigned offset)
|
|
struct nmk_gpio_chip *nmk_chip =
|
|
struct nmk_gpio_chip *nmk_chip =
|
|
container_of(chip, struct nmk_gpio_chip, chip);
|
|
container_of(chip, struct nmk_gpio_chip, chip);
|
|
|
|
|
|
|
|
+ clk_enable(nmk_chip->clk);
|
|
|
|
+
|
|
writel(1 << offset, nmk_chip->addr + NMK_GPIO_DIRC);
|
|
writel(1 << offset, nmk_chip->addr + NMK_GPIO_DIRC);
|
|
|
|
+
|
|
|
|
+ clk_disable(nmk_chip->clk);
|
|
|
|
+
|
|
return 0;
|
|
return 0;
|
|
}
|
|
}
|
|
|
|
|
|
@@ -782,8 +828,15 @@ static int nmk_gpio_get_input(struct gpio_chip *chip, unsigned offset)
|
|
struct nmk_gpio_chip *nmk_chip =
|
|
struct nmk_gpio_chip *nmk_chip =
|
|
container_of(chip, struct nmk_gpio_chip, chip);
|
|
container_of(chip, struct nmk_gpio_chip, chip);
|
|
u32 bit = 1 << offset;
|
|
u32 bit = 1 << offset;
|
|
|
|
+ int value;
|
|
|
|
+
|
|
|
|
+ clk_enable(nmk_chip->clk);
|
|
|
|
|
|
- return (readl(nmk_chip->addr + NMK_GPIO_DAT) & bit) != 0;
|
|
|
|
|
|
+ value = (readl(nmk_chip->addr + NMK_GPIO_DAT) & bit) != 0;
|
|
|
|
+
|
|
|
|
+ clk_disable(nmk_chip->clk);
|
|
|
|
+
|
|
|
|
+ return value;
|
|
}
|
|
}
|
|
|
|
|
|
static void nmk_gpio_set_output(struct gpio_chip *chip, unsigned offset,
|
|
static void nmk_gpio_set_output(struct gpio_chip *chip, unsigned offset,
|
|
@@ -792,7 +845,11 @@ static void nmk_gpio_set_output(struct gpio_chip *chip, unsigned offset,
|
|
struct nmk_gpio_chip *nmk_chip =
|
|
struct nmk_gpio_chip *nmk_chip =
|
|
container_of(chip, struct nmk_gpio_chip, chip);
|
|
container_of(chip, struct nmk_gpio_chip, chip);
|
|
|
|
|
|
|
|
+ clk_enable(nmk_chip->clk);
|
|
|
|
+
|
|
__nmk_gpio_set_output(nmk_chip, offset, val);
|
|
__nmk_gpio_set_output(nmk_chip, offset, val);
|
|
|
|
+
|
|
|
|
+ clk_disable(nmk_chip->clk);
|
|
}
|
|
}
|
|
|
|
|
|
static int nmk_gpio_make_output(struct gpio_chip *chip, unsigned offset,
|
|
static int nmk_gpio_make_output(struct gpio_chip *chip, unsigned offset,
|
|
@@ -801,8 +858,12 @@ static int nmk_gpio_make_output(struct gpio_chip *chip, unsigned offset,
|
|
struct nmk_gpio_chip *nmk_chip =
|
|
struct nmk_gpio_chip *nmk_chip =
|
|
container_of(chip, struct nmk_gpio_chip, chip);
|
|
container_of(chip, struct nmk_gpio_chip, chip);
|
|
|
|
|
|
|
|
+ clk_enable(nmk_chip->clk);
|
|
|
|
+
|
|
__nmk_gpio_make_output(nmk_chip, offset, val);
|
|
__nmk_gpio_make_output(nmk_chip, offset, val);
|
|
|
|
|
|
|
|
+ clk_disable(nmk_chip->clk);
|
|
|
|
+
|
|
return 0;
|
|
return 0;
|
|
}
|
|
}
|
|
|
|
|
|
@@ -833,6 +894,8 @@ static void nmk_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
|
|
[NMK_GPIO_ALT_C] = "altC",
|
|
[NMK_GPIO_ALT_C] = "altC",
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+ clk_enable(nmk_chip->clk);
|
|
|
|
+
|
|
for (i = 0; i < chip->ngpio; i++, gpio++) {
|
|
for (i = 0; i < chip->ngpio; i++, gpio++) {
|
|
const char *label = gpiochip_is_requested(chip, i);
|
|
const char *label = gpiochip_is_requested(chip, i);
|
|
bool pull;
|
|
bool pull;
|
|
@@ -877,6 +940,8 @@ static void nmk_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
|
|
|
|
|
|
seq_printf(s, "\n");
|
|
seq_printf(s, "\n");
|
|
}
|
|
}
|
|
|
|
+
|
|
|
|
+ clk_disable(nmk_chip->clk);
|
|
}
|
|
}
|
|
|
|
|
|
#else
|
|
#else
|
|
@@ -894,6 +959,34 @@ static struct gpio_chip nmk_gpio_template = {
|
|
.can_sleep = 0,
|
|
.can_sleep = 0,
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+void nmk_gpio_clocks_enable(void)
|
|
|
|
+{
|
|
|
|
+ int i;
|
|
|
|
+
|
|
|
|
+ for (i = 0; i < NUM_BANKS; i++) {
|
|
|
|
+ struct nmk_gpio_chip *chip = nmk_gpio_chips[i];
|
|
|
|
+
|
|
|
|
+ if (!chip)
|
|
|
|
+ continue;
|
|
|
|
+
|
|
|
|
+ clk_enable(chip->clk);
|
|
|
|
+ }
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+void nmk_gpio_clocks_disable(void)
|
|
|
|
+{
|
|
|
|
+ int i;
|
|
|
|
+
|
|
|
|
+ for (i = 0; i < NUM_BANKS; i++) {
|
|
|
|
+ struct nmk_gpio_chip *chip = nmk_gpio_chips[i];
|
|
|
|
+
|
|
|
|
+ if (!chip)
|
|
|
|
+ continue;
|
|
|
|
+
|
|
|
|
+ clk_disable(chip->clk);
|
|
|
|
+ }
|
|
|
|
+}
|
|
|
|
+
|
|
/*
|
|
/*
|
|
* Called from the suspend/resume path to only keep the real wakeup interrupts
|
|
* Called from the suspend/resume path to only keep the real wakeup interrupts
|
|
* (those that have had set_irq_wake() called on them) as wakeup interrupts,
|
|
* (those that have had set_irq_wake() called on them) as wakeup interrupts,
|
|
@@ -913,6 +1006,8 @@ void nmk_gpio_wakeups_suspend(void)
|
|
if (!chip)
|
|
if (!chip)
|
|
break;
|
|
break;
|
|
|
|
|
|
|
|
+ clk_enable(chip->clk);
|
|
|
|
+
|
|
chip->rwimsc = readl(chip->addr + NMK_GPIO_RWIMSC);
|
|
chip->rwimsc = readl(chip->addr + NMK_GPIO_RWIMSC);
|
|
chip->fwimsc = readl(chip->addr + NMK_GPIO_FWIMSC);
|
|
chip->fwimsc = readl(chip->addr + NMK_GPIO_FWIMSC);
|
|
|
|
|
|
@@ -927,6 +1022,8 @@ void nmk_gpio_wakeups_suspend(void)
|
|
/* 0 -> wakeup enable */
|
|
/* 0 -> wakeup enable */
|
|
writel(~chip->real_wake, chip->addr + NMK_GPIO_SLPC);
|
|
writel(~chip->real_wake, chip->addr + NMK_GPIO_SLPC);
|
|
}
|
|
}
|
|
|
|
+
|
|
|
|
+ clk_disable(chip->clk);
|
|
}
|
|
}
|
|
}
|
|
}
|
|
|
|
|
|
@@ -940,11 +1037,15 @@ void nmk_gpio_wakeups_resume(void)
|
|
if (!chip)
|
|
if (!chip)
|
|
break;
|
|
break;
|
|
|
|
|
|
|
|
+ clk_enable(chip->clk);
|
|
|
|
+
|
|
writel(chip->rwimsc, chip->addr + NMK_GPIO_RWIMSC);
|
|
writel(chip->rwimsc, chip->addr + NMK_GPIO_RWIMSC);
|
|
writel(chip->fwimsc, chip->addr + NMK_GPIO_FWIMSC);
|
|
writel(chip->fwimsc, chip->addr + NMK_GPIO_FWIMSC);
|
|
|
|
|
|
if (chip->sleepmode)
|
|
if (chip->sleepmode)
|
|
writel(chip->slpm, chip->addr + NMK_GPIO_SLPC);
|
|
writel(chip->slpm, chip->addr + NMK_GPIO_SLPC);
|
|
|
|
+
|
|
|
|
+ clk_disable(chip->clk);
|
|
}
|
|
}
|
|
}
|
|
}
|
|
|
|
|
|
@@ -1011,8 +1112,6 @@ static int __devinit nmk_gpio_probe(struct platform_device *dev)
|
|
goto out_release;
|
|
goto out_release;
|
|
}
|
|
}
|
|
|
|
|
|
- clk_enable(clk);
|
|
|
|
-
|
|
|
|
nmk_chip = kzalloc(sizeof(*nmk_chip), GFP_KERNEL);
|
|
nmk_chip = kzalloc(sizeof(*nmk_chip), GFP_KERNEL);
|
|
if (!nmk_chip) {
|
|
if (!nmk_chip) {
|
|
ret = -ENOMEM;
|
|
ret = -ENOMEM;
|