|
@@ -53,13 +53,13 @@
|
|
|
#define MX53_SPBA0_BASE_ADDR 0x50000000
|
|
|
#define MX53_SPBA0_SIZE SZ_1M
|
|
|
|
|
|
-#define MX53_MMC_SDHC1_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00004000)
|
|
|
-#define MX53_MMC_SDHC2_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00008000)
|
|
|
+#define MX53_ESDHC1_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00004000)
|
|
|
+#define MX53_ESDHC2_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00008000)
|
|
|
#define MX53_UART3_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x0000C000)
|
|
|
#define MX53_CSPI1_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00010000)
|
|
|
#define MX53_SSI2_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00014000)
|
|
|
-#define MX53_MMC_SDHC3_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00020000)
|
|
|
-#define MX53_MMC_SDHC4_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00024000)
|
|
|
+#define MX53_ESDHC3_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00020000)
|
|
|
+#define MX53_ESDHC4_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00024000)
|
|
|
#define MX53_SPDIF_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00028000)
|
|
|
#define MX53_ASRC_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x0002C000)
|
|
|
#define MX53_ATA_DMA_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00030000)
|
|
@@ -229,10 +229,10 @@
|
|
|
* Interrupt numbers
|
|
|
*/
|
|
|
#define MX53_INT_RESV0 0
|
|
|
-#define MX53_INT_MMC_SDHC1 1
|
|
|
-#define MX53_INT_MMC_SDHC2 2
|
|
|
-#define MX53_INT_MMC_SDHC3 3
|
|
|
-#define MX53_INT_MMC_SDHC4 4
|
|
|
+#define MX53_INT_ESDHC1 1
|
|
|
+#define MX53_INT_ESDHC2 2
|
|
|
+#define MX53_INT_ESDHC3 3
|
|
|
+#define MX53_INT_ESDHC4 4
|
|
|
#define MX53_INT_RESV5 5
|
|
|
#define MX53_INT_SDMA 6
|
|
|
#define MX53_INT_IOMUX 7
|