|
@@ -37,58 +37,58 @@ static struct clk clk_h;
|
|
|
static struct clk clk_p;
|
|
|
static struct clk clk_pll2;
|
|
|
static struct clk clk_usb_host = {
|
|
|
- .enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
|
- .enable_mask = EP93XX_SYSCON_CLOCK_USH_EN,
|
|
|
+ .enable_reg = EP93XX_SYSCON_PWRCNT,
|
|
|
+ .enable_mask = EP93XX_SYSCON_PWRCNT_USH_EN,
|
|
|
};
|
|
|
|
|
|
/* DMA Clocks */
|
|
|
static struct clk clk_m2p0 = {
|
|
|
- .enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
|
- .enable_mask = 0x00020000,
|
|
|
+ .enable_reg = EP93XX_SYSCON_PWRCNT,
|
|
|
+ .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P0,
|
|
|
};
|
|
|
static struct clk clk_m2p1 = {
|
|
|
- .enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
|
- .enable_mask = 0x00010000,
|
|
|
+ .enable_reg = EP93XX_SYSCON_PWRCNT,
|
|
|
+ .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P1,
|
|
|
};
|
|
|
static struct clk clk_m2p2 = {
|
|
|
- .enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
|
- .enable_mask = 0x00080000,
|
|
|
+ .enable_reg = EP93XX_SYSCON_PWRCNT,
|
|
|
+ .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P2,
|
|
|
};
|
|
|
static struct clk clk_m2p3 = {
|
|
|
- .enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
|
- .enable_mask = 0x00040000,
|
|
|
+ .enable_reg = EP93XX_SYSCON_PWRCNT,
|
|
|
+ .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P3,
|
|
|
};
|
|
|
static struct clk clk_m2p4 = {
|
|
|
- .enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
|
- .enable_mask = 0x00200000,
|
|
|
+ .enable_reg = EP93XX_SYSCON_PWRCNT,
|
|
|
+ .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P4,
|
|
|
};
|
|
|
static struct clk clk_m2p5 = {
|
|
|
- .enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
|
- .enable_mask = 0x00100000,
|
|
|
+ .enable_reg = EP93XX_SYSCON_PWRCNT,
|
|
|
+ .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P5,
|
|
|
};
|
|
|
static struct clk clk_m2p6 = {
|
|
|
- .enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
|
- .enable_mask = 0x00800000,
|
|
|
+ .enable_reg = EP93XX_SYSCON_PWRCNT,
|
|
|
+ .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P6,
|
|
|
};
|
|
|
static struct clk clk_m2p7 = {
|
|
|
- .enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
|
- .enable_mask = 0x00400000,
|
|
|
+ .enable_reg = EP93XX_SYSCON_PWRCNT,
|
|
|
+ .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P7,
|
|
|
};
|
|
|
static struct clk clk_m2p8 = {
|
|
|
- .enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
|
- .enable_mask = 0x02000000,
|
|
|
+ .enable_reg = EP93XX_SYSCON_PWRCNT,
|
|
|
+ .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P8,
|
|
|
};
|
|
|
static struct clk clk_m2p9 = {
|
|
|
- .enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
|
- .enable_mask = 0x01000000,
|
|
|
+ .enable_reg = EP93XX_SYSCON_PWRCNT,
|
|
|
+ .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P9,
|
|
|
};
|
|
|
static struct clk clk_m2m0 = {
|
|
|
- .enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
|
- .enable_mask = 0x04000000,
|
|
|
+ .enable_reg = EP93XX_SYSCON_PWRCNT,
|
|
|
+ .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M0,
|
|
|
};
|
|
|
static struct clk clk_m2m1 = {
|
|
|
- .enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
|
- .enable_mask = 0x08000000,
|
|
|
+ .enable_reg = EP93XX_SYSCON_PWRCNT,
|
|
|
+ .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M1,
|
|
|
};
|
|
|
|
|
|
#define INIT_CK(dev,con,ck) \
|