|
@@ -14,7 +14,7 @@
|
|
* FB100000 70000000 1M SPBA 0
|
|
* FB100000 70000000 1M SPBA 0
|
|
* FB000000 73F00000 1M AIPS 1
|
|
* FB000000 73F00000 1M AIPS 1
|
|
* FB200000 83F00000 1M AIPS 2
|
|
* FB200000 83F00000 1M AIPS 2
|
|
- * FA100000 8FFFC000 16K TZIC (interrupt controller)
|
|
|
|
|
|
+ * 8FFFC000 16K TZIC (interrupt controller)
|
|
* 90000000 256M CSD0 SDRAM/DDR
|
|
* 90000000 256M CSD0 SDRAM/DDR
|
|
* A0000000 256M CSD1 SDRAM/DDR
|
|
* A0000000 256M CSD1 SDRAM/DDR
|
|
* B0000000 128M CS0 Flash
|
|
* B0000000 128M CS0 Flash
|
|
@@ -49,9 +49,8 @@
|
|
#define MX51_GPU_BASE_ADDR 0x20000000
|
|
#define MX51_GPU_BASE_ADDR 0x20000000
|
|
#define MX51_GPU2D_BASE_ADDR 0xD0000000
|
|
#define MX51_GPU2D_BASE_ADDR 0xD0000000
|
|
|
|
|
|
-#define MX51_TZIC_BASE_ADDR 0x8FFFC000
|
|
|
|
-#define MX51_TZIC_BASE_ADDR_VIRT 0xFA100000
|
|
|
|
-#define MX51_TZIC_SIZE SZ_16K
|
|
|
|
|
|
+#define MX51_TZIC_BASE_ADDR_TO1 0x8FFFC000
|
|
|
|
+#define MX51_TZIC_BASE_ADDR 0xE0000000
|
|
|
|
|
|
#define MX51_DEBUG_BASE_ADDR 0x60000000
|
|
#define MX51_DEBUG_BASE_ADDR 0x60000000
|
|
#define MX51_DEBUG_BASE_ADDR_VIRT 0xFA200000
|
|
#define MX51_DEBUG_BASE_ADDR_VIRT 0xFA200000
|
|
@@ -232,7 +231,6 @@
|
|
#define MX51_IO_ADDRESS(x) \
|
|
#define MX51_IO_ADDRESS(x) \
|
|
(void __iomem *) \
|
|
(void __iomem *) \
|
|
(MX51_IS_MODULE(x, IRAM) ? MX51_IRAM_IO_ADDRESS(x) : \
|
|
(MX51_IS_MODULE(x, IRAM) ? MX51_IRAM_IO_ADDRESS(x) : \
|
|
- MX51_IS_MODULE(x, TZIC) ? MX51_TZIC_IO_ADDRESS(x) : \
|
|
|
|
MX51_IS_MODULE(x, DEBUG) ? MX51_DEBUG_IO_ADDRESS(x) : \
|
|
MX51_IS_MODULE(x, DEBUG) ? MX51_DEBUG_IO_ADDRESS(x) : \
|
|
MX51_IS_MODULE(x, SPBA0) ? MX51_SPBA0_IO_ADDRESS(x) : \
|
|
MX51_IS_MODULE(x, SPBA0) ? MX51_SPBA0_IO_ADDRESS(x) : \
|
|
MX51_IS_MODULE(x, AIPS1) ? MX51_AIPS1_IO_ADDRESS(x) : \
|
|
MX51_IS_MODULE(x, AIPS1) ? MX51_AIPS1_IO_ADDRESS(x) : \
|
|
@@ -246,9 +244,6 @@
|
|
#define MX51_IRAM_IO_ADDRESS(x) \
|
|
#define MX51_IRAM_IO_ADDRESS(x) \
|
|
(((x) - MX51_IRAM_BASE_ADDR) + MX51_IRAM_BASE_ADDR_VIRT)
|
|
(((x) - MX51_IRAM_BASE_ADDR) + MX51_IRAM_BASE_ADDR_VIRT)
|
|
|
|
|
|
-#define MX51_TZIC_IO_ADDRESS(x) \
|
|
|
|
- (((x) - MX51_TZIC_BASE_ADDR) + MX51_TZIC_BASE_ADDR_VIRT)
|
|
|
|
-
|
|
|
|
#define MX51_DEBUG_IO_ADDRESS(x) \
|
|
#define MX51_DEBUG_IO_ADDRESS(x) \
|
|
(((x) - MX51_DEBUG_BASE_ADDR) + MX51_DEBUG_BASE_ADDR_VIRT)
|
|
(((x) - MX51_DEBUG_BASE_ADDR) + MX51_DEBUG_BASE_ADDR_VIRT)
|
|
|
|
|