|
@@ -136,6 +136,34 @@
|
|
|
cmpne \irqnr, \tmp
|
|
|
cmpcs \irqnr, \irqnr
|
|
|
.endm
|
|
|
+
|
|
|
+ /* We assume that irqstat (the raw value of the IRQ acknowledge
|
|
|
+ * register) is preserved from the macro above.
|
|
|
+ * If there is an IPI, we immediately signal end of interrupt
|
|
|
+ * on the controller, since this requires the original irqstat
|
|
|
+ * value which we won't easily be able to recreate later.
|
|
|
+ */
|
|
|
+
|
|
|
+ .macro test_for_ipi, irqnr, irqstat, base, tmp
|
|
|
+ bic \irqnr, \irqstat, #0x1c00
|
|
|
+ cmp \irqnr, #16
|
|
|
+ it cc
|
|
|
+ strcc \irqstat, [\base, #GIC_CPU_EOI]
|
|
|
+ it cs
|
|
|
+ cmpcs \irqnr, \irqnr
|
|
|
+ .endm
|
|
|
+
|
|
|
+ /* As above, this assumes that irqstat and base are preserved */
|
|
|
+
|
|
|
+ .macro test_for_ltirq, irqnr, irqstat, base, tmp
|
|
|
+ bic \irqnr, \irqstat, #0x1c00
|
|
|
+ mov \tmp, #0
|
|
|
+ cmp \irqnr, #29
|
|
|
+ itt eq
|
|
|
+ moveq \tmp, #1
|
|
|
+ streq \irqstat, [\base, #GIC_CPU_EOI]
|
|
|
+ cmp \tmp, #0
|
|
|
+ .endm
|
|
|
#endif
|
|
|
|
|
|
.macro irq_prio_table
|