|
@@ -1768,13 +1768,13 @@ ath5k_hw_set_fast_div(struct ath5k_hw *ah, u8 ee_mode, bool enable)
|
|
|
|
|
|
if (enable) {
|
|
|
AR5K_REG_WRITE_BITS(ah, AR5K_PHY_RESTART,
|
|
|
- AR5K_PHY_RESTART_DIV_GC, 0xc);
|
|
|
+ AR5K_PHY_RESTART_DIV_GC, 1);
|
|
|
|
|
|
AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_FAST_ANT_DIV,
|
|
|
AR5K_PHY_FAST_ANT_DIV_EN);
|
|
|
} else {
|
|
|
AR5K_REG_WRITE_BITS(ah, AR5K_PHY_RESTART,
|
|
|
- AR5K_PHY_RESTART_DIV_GC, 0x8);
|
|
|
+ AR5K_PHY_RESTART_DIV_GC, 0);
|
|
|
|
|
|
AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_FAST_ANT_DIV,
|
|
|
AR5K_PHY_FAST_ANT_DIV_EN);
|