|
@@ -329,8 +329,7 @@ int __init mx51_clocks_init(unsigned long rate_ckil, unsigned long rate_osc,
|
|
clk_set_rate(clk[esdhc_b_podf], 166250000);
|
|
clk_set_rate(clk[esdhc_b_podf], 166250000);
|
|
|
|
|
|
/* System timer */
|
|
/* System timer */
|
|
- mxc_timer_init(NULL, MX51_IO_ADDRESS(MX51_GPT1_BASE_ADDR),
|
|
|
|
- MX51_INT_GPT);
|
|
|
|
|
|
+ mxc_timer_init(MX51_IO_ADDRESS(MX51_GPT1_BASE_ADDR), MX51_INT_GPT);
|
|
|
|
|
|
clk_prepare_enable(clk[iim_gate]);
|
|
clk_prepare_enable(clk[iim_gate]);
|
|
imx_print_silicon_rev("i.MX51", mx51_revision());
|
|
imx_print_silicon_rev("i.MX51", mx51_revision());
|
|
@@ -412,8 +411,7 @@ int __init mx53_clocks_init(unsigned long rate_ckil, unsigned long rate_osc,
|
|
clk_set_rate(clk[esdhc_b_podf], 200000000);
|
|
clk_set_rate(clk[esdhc_b_podf], 200000000);
|
|
|
|
|
|
/* System timer */
|
|
/* System timer */
|
|
- mxc_timer_init(NULL, MX53_IO_ADDRESS(MX53_GPT1_BASE_ADDR),
|
|
|
|
- MX53_INT_GPT);
|
|
|
|
|
|
+ mxc_timer_init(MX53_IO_ADDRESS(MX53_GPT1_BASE_ADDR), MX53_INT_GPT);
|
|
|
|
|
|
clk_prepare_enable(clk[iim_gate]);
|
|
clk_prepare_enable(clk[iim_gate]);
|
|
imx_print_silicon_rev("i.MX53", mx53_revision());
|
|
imx_print_silicon_rev("i.MX53", mx53_revision());
|