|
@@ -18,6 +18,7 @@
|
|
|
#include <linux/io.h>
|
|
|
#include <linux/interrupt.h>
|
|
|
#include <linux/delay.h>
|
|
|
+#include <linux/of.h>
|
|
|
|
|
|
#include <video/exynos_dp.h>
|
|
|
|
|
@@ -48,10 +49,6 @@ static int exynos_dp_detect_hpd(struct exynos_dp_device *dp)
|
|
|
{
|
|
|
int timeout_loop = 0;
|
|
|
|
|
|
- exynos_dp_init_hpd(dp);
|
|
|
-
|
|
|
- usleep_range(200, 210);
|
|
|
-
|
|
|
while (exynos_dp_get_plug_in_status(dp) != 0) {
|
|
|
timeout_loop++;
|
|
|
if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
|
|
@@ -90,9 +87,11 @@ static int exynos_dp_read_edid(struct exynos_dp_device *dp)
|
|
|
*/
|
|
|
|
|
|
/* Read Extension Flag, Number of 128-byte EDID extension blocks */
|
|
|
- exynos_dp_read_byte_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
|
|
|
+ retval = exynos_dp_read_byte_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
|
|
|
EDID_EXTENSION_FLAG,
|
|
|
&extend_block);
|
|
|
+ if (retval)
|
|
|
+ return retval;
|
|
|
|
|
|
if (extend_block > 0) {
|
|
|
dev_dbg(dp->dev, "EDID data includes a single extension!\n");
|
|
@@ -181,14 +180,15 @@ static int exynos_dp_handle_edid(struct exynos_dp_device *dp)
|
|
|
int retval;
|
|
|
|
|
|
/* Read DPCD DPCD_ADDR_DPCD_REV~RECEIVE_PORT1_CAP_1 */
|
|
|
- exynos_dp_read_bytes_from_dpcd(dp,
|
|
|
- DPCD_ADDR_DPCD_REV,
|
|
|
- 12, buf);
|
|
|
+ retval = exynos_dp_read_bytes_from_dpcd(dp, DPCD_ADDR_DPCD_REV,
|
|
|
+ 12, buf);
|
|
|
+ if (retval)
|
|
|
+ return retval;
|
|
|
|
|
|
/* Read EDID */
|
|
|
for (i = 0; i < 3; i++) {
|
|
|
retval = exynos_dp_read_edid(dp);
|
|
|
- if (retval == 0)
|
|
|
+ if (!retval)
|
|
|
break;
|
|
|
}
|
|
|
|
|
@@ -261,11 +261,10 @@ static void exynos_dp_set_lane_lane_pre_emphasis(struct exynos_dp_device *dp,
|
|
|
}
|
|
|
}
|
|
|
|
|
|
-static void exynos_dp_link_start(struct exynos_dp_device *dp)
|
|
|
+static int exynos_dp_link_start(struct exynos_dp_device *dp)
|
|
|
{
|
|
|
u8 buf[4];
|
|
|
- int lane;
|
|
|
- int lane_count;
|
|
|
+ int lane, lane_count, pll_tries, retval;
|
|
|
|
|
|
lane_count = dp->link_train.lane_count;
|
|
|
|
|
@@ -275,10 +274,6 @@ static void exynos_dp_link_start(struct exynos_dp_device *dp)
|
|
|
for (lane = 0; lane < lane_count; lane++)
|
|
|
dp->link_train.cr_loop[lane] = 0;
|
|
|
|
|
|
- /* Set sink to D0 (Sink Not Ready) mode. */
|
|
|
- exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_SINK_POWER_STATE,
|
|
|
- DPCD_SET_POWER_STATE_D0);
|
|
|
-
|
|
|
/* Set link rate and count as you want to establish*/
|
|
|
exynos_dp_set_link_bandwidth(dp, dp->link_train.link_rate);
|
|
|
exynos_dp_set_lane_count(dp, dp->link_train.lane_count);
|
|
@@ -286,29 +281,46 @@ static void exynos_dp_link_start(struct exynos_dp_device *dp)
|
|
|
/* Setup RX configuration */
|
|
|
buf[0] = dp->link_train.link_rate;
|
|
|
buf[1] = dp->link_train.lane_count;
|
|
|
- exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_LINK_BW_SET,
|
|
|
+ retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_LINK_BW_SET,
|
|
|
2, buf);
|
|
|
+ if (retval)
|
|
|
+ return retval;
|
|
|
|
|
|
/* Set TX pre-emphasis to minimum */
|
|
|
for (lane = 0; lane < lane_count; lane++)
|
|
|
exynos_dp_set_lane_lane_pre_emphasis(dp,
|
|
|
PRE_EMPHASIS_LEVEL_0, lane);
|
|
|
|
|
|
+ /* Wait for PLL lock */
|
|
|
+ pll_tries = 0;
|
|
|
+ while (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
|
|
|
+ if (pll_tries == DP_TIMEOUT_LOOP_COUNT) {
|
|
|
+ dev_err(dp->dev, "Wait for PLL lock timed out\n");
|
|
|
+ return -ETIMEDOUT;
|
|
|
+ }
|
|
|
+
|
|
|
+ pll_tries++;
|
|
|
+ usleep_range(90, 120);
|
|
|
+ }
|
|
|
+
|
|
|
/* Set training pattern 1 */
|
|
|
exynos_dp_set_training_pattern(dp, TRAINING_PTN1);
|
|
|
|
|
|
/* Set RX training pattern */
|
|
|
- exynos_dp_write_byte_to_dpcd(dp,
|
|
|
- DPCD_ADDR_TRAINING_PATTERN_SET,
|
|
|
- DPCD_SCRAMBLING_DISABLED |
|
|
|
- DPCD_TRAINING_PATTERN_1);
|
|
|
+ retval = exynos_dp_write_byte_to_dpcd(dp,
|
|
|
+ DPCD_ADDR_TRAINING_PATTERN_SET,
|
|
|
+ DPCD_SCRAMBLING_DISABLED | DPCD_TRAINING_PATTERN_1);
|
|
|
+ if (retval)
|
|
|
+ return retval;
|
|
|
|
|
|
for (lane = 0; lane < lane_count; lane++)
|
|
|
buf[lane] = DPCD_PRE_EMPHASIS_PATTERN2_LEVEL0 |
|
|
|
DPCD_VOLTAGE_SWING_PATTERN1_LEVEL0;
|
|
|
- exynos_dp_write_bytes_to_dpcd(dp,
|
|
|
- DPCD_ADDR_TRAINING_LANE0_SET,
|
|
|
- lane_count, buf);
|
|
|
+
|
|
|
+ retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_TRAINING_LANE0_SET,
|
|
|
+ lane_count, buf);
|
|
|
+
|
|
|
+ return retval;
|
|
|
}
|
|
|
|
|
|
static unsigned char exynos_dp_get_lane_status(u8 link_status[2], int lane)
|
|
@@ -332,18 +344,17 @@ static int exynos_dp_clock_recovery_ok(u8 link_status[2], int lane_count)
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
-static int exynos_dp_channel_eq_ok(u8 link_align[3], int lane_count)
|
|
|
+static int exynos_dp_channel_eq_ok(u8 link_status[2], u8 link_align,
|
|
|
+ int lane_count)
|
|
|
{
|
|
|
int lane;
|
|
|
- u8 lane_align;
|
|
|
u8 lane_status;
|
|
|
|
|
|
- lane_align = link_align[2];
|
|
|
- if ((lane_align & DPCD_INTERLANE_ALIGN_DONE) == 0)
|
|
|
+ if ((link_align & DPCD_INTERLANE_ALIGN_DONE) == 0)
|
|
|
return -EINVAL;
|
|
|
|
|
|
for (lane = 0; lane < lane_count; lane++) {
|
|
|
- lane_status = exynos_dp_get_lane_status(link_align, lane);
|
|
|
+ lane_status = exynos_dp_get_lane_status(link_status, lane);
|
|
|
lane_status &= DPCD_CHANNEL_EQ_BITS;
|
|
|
if (lane_status != DPCD_CHANNEL_EQ_BITS)
|
|
|
return -EINVAL;
|
|
@@ -427,60 +438,60 @@ static void exynos_dp_reduce_link_rate(struct exynos_dp_device *dp)
|
|
|
dp->link_train.lt_state = FAILED;
|
|
|
}
|
|
|
|
|
|
-static int exynos_dp_process_clock_recovery(struct exynos_dp_device *dp)
|
|
|
+static void exynos_dp_get_adjust_training_lane(struct exynos_dp_device *dp,
|
|
|
+ u8 adjust_request[2])
|
|
|
{
|
|
|
- u8 link_status[2];
|
|
|
- int lane;
|
|
|
- int lane_count;
|
|
|
+ int lane, lane_count;
|
|
|
+ u8 voltage_swing, pre_emphasis, training_lane;
|
|
|
|
|
|
- u8 adjust_request[2];
|
|
|
- u8 voltage_swing;
|
|
|
- u8 pre_emphasis;
|
|
|
- u8 training_lane;
|
|
|
+ lane_count = dp->link_train.lane_count;
|
|
|
+ for (lane = 0; lane < lane_count; lane++) {
|
|
|
+ voltage_swing = exynos_dp_get_adjust_request_voltage(
|
|
|
+ adjust_request, lane);
|
|
|
+ pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
|
|
|
+ adjust_request, lane);
|
|
|
+ training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
|
|
|
+ DPCD_PRE_EMPHASIS_SET(pre_emphasis);
|
|
|
+
|
|
|
+ if (voltage_swing == VOLTAGE_LEVEL_3)
|
|
|
+ training_lane |= DPCD_MAX_SWING_REACHED;
|
|
|
+ if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
|
|
|
+ training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
|
|
|
+
|
|
|
+ dp->link_train.training_lane[lane] = training_lane;
|
|
|
+ }
|
|
|
+}
|
|
|
+
|
|
|
+static int exynos_dp_process_clock_recovery(struct exynos_dp_device *dp)
|
|
|
+{
|
|
|
+ int lane, lane_count, retval;
|
|
|
+ u8 voltage_swing, pre_emphasis, training_lane;
|
|
|
+ u8 link_status[2], adjust_request[2];
|
|
|
|
|
|
usleep_range(100, 101);
|
|
|
|
|
|
lane_count = dp->link_train.lane_count;
|
|
|
|
|
|
- exynos_dp_read_bytes_from_dpcd(dp, DPCD_ADDR_LANE0_1_STATUS,
|
|
|
- 2, link_status);
|
|
|
+ retval = exynos_dp_read_bytes_from_dpcd(dp,
|
|
|
+ DPCD_ADDR_LANE0_1_STATUS, 2, link_status);
|
|
|
+ if (retval)
|
|
|
+ return retval;
|
|
|
+
|
|
|
+ retval = exynos_dp_read_bytes_from_dpcd(dp,
|
|
|
+ DPCD_ADDR_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
|
|
|
+ if (retval)
|
|
|
+ return retval;
|
|
|
|
|
|
if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
|
|
|
/* set training pattern 2 for EQ */
|
|
|
exynos_dp_set_training_pattern(dp, TRAINING_PTN2);
|
|
|
|
|
|
- for (lane = 0; lane < lane_count; lane++) {
|
|
|
- exynos_dp_read_bytes_from_dpcd(dp,
|
|
|
- DPCD_ADDR_ADJUST_REQUEST_LANE0_1,
|
|
|
- 2, adjust_request);
|
|
|
- voltage_swing = exynos_dp_get_adjust_request_voltage(
|
|
|
- adjust_request, lane);
|
|
|
- pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
|
|
|
- adjust_request, lane);
|
|
|
- training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
|
|
|
- DPCD_PRE_EMPHASIS_SET(pre_emphasis);
|
|
|
-
|
|
|
- if (voltage_swing == VOLTAGE_LEVEL_3)
|
|
|
- training_lane |= DPCD_MAX_SWING_REACHED;
|
|
|
- if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
|
|
|
- training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
|
|
|
-
|
|
|
- dp->link_train.training_lane[lane] = training_lane;
|
|
|
-
|
|
|
- exynos_dp_set_lane_link_training(dp,
|
|
|
- dp->link_train.training_lane[lane],
|
|
|
- lane);
|
|
|
- }
|
|
|
-
|
|
|
- exynos_dp_write_byte_to_dpcd(dp,
|
|
|
- DPCD_ADDR_TRAINING_PATTERN_SET,
|
|
|
- DPCD_SCRAMBLING_DISABLED |
|
|
|
- DPCD_TRAINING_PATTERN_2);
|
|
|
-
|
|
|
- exynos_dp_write_bytes_to_dpcd(dp,
|
|
|
- DPCD_ADDR_TRAINING_LANE0_SET,
|
|
|
- lane_count,
|
|
|
- dp->link_train.training_lane);
|
|
|
+ retval = exynos_dp_write_byte_to_dpcd(dp,
|
|
|
+ DPCD_ADDR_TRAINING_PATTERN_SET,
|
|
|
+ DPCD_SCRAMBLING_DISABLED |
|
|
|
+ DPCD_TRAINING_PATTERN_2);
|
|
|
+ if (retval)
|
|
|
+ return retval;
|
|
|
|
|
|
dev_info(dp->dev, "Link Training Clock Recovery success\n");
|
|
|
dp->link_train.lt_state = EQUALIZER_TRAINING;
|
|
@@ -488,152 +499,116 @@ static int exynos_dp_process_clock_recovery(struct exynos_dp_device *dp)
|
|
|
for (lane = 0; lane < lane_count; lane++) {
|
|
|
training_lane = exynos_dp_get_lane_link_training(
|
|
|
dp, lane);
|
|
|
- exynos_dp_read_bytes_from_dpcd(dp,
|
|
|
- DPCD_ADDR_ADJUST_REQUEST_LANE0_1,
|
|
|
- 2, adjust_request);
|
|
|
voltage_swing = exynos_dp_get_adjust_request_voltage(
|
|
|
adjust_request, lane);
|
|
|
pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
|
|
|
adjust_request, lane);
|
|
|
|
|
|
- if (voltage_swing == VOLTAGE_LEVEL_3 ||
|
|
|
- pre_emphasis == PRE_EMPHASIS_LEVEL_3) {
|
|
|
- dev_err(dp->dev, "voltage or pre emphasis reached max level\n");
|
|
|
- goto reduce_link_rate;
|
|
|
- }
|
|
|
-
|
|
|
- if ((DPCD_VOLTAGE_SWING_GET(training_lane) ==
|
|
|
- voltage_swing) &&
|
|
|
- (DPCD_PRE_EMPHASIS_GET(training_lane) ==
|
|
|
- pre_emphasis)) {
|
|
|
+ if (DPCD_VOLTAGE_SWING_GET(training_lane) ==
|
|
|
+ voltage_swing &&
|
|
|
+ DPCD_PRE_EMPHASIS_GET(training_lane) ==
|
|
|
+ pre_emphasis)
|
|
|
dp->link_train.cr_loop[lane]++;
|
|
|
- if (dp->link_train.cr_loop[lane] == MAX_CR_LOOP) {
|
|
|
- dev_err(dp->dev, "CR Max loop\n");
|
|
|
- goto reduce_link_rate;
|
|
|
- }
|
|
|
- }
|
|
|
-
|
|
|
- training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
|
|
|
- DPCD_PRE_EMPHASIS_SET(pre_emphasis);
|
|
|
|
|
|
- if (voltage_swing == VOLTAGE_LEVEL_3)
|
|
|
- training_lane |= DPCD_MAX_SWING_REACHED;
|
|
|
- if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
|
|
|
- training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
|
|
|
+ if (dp->link_train.cr_loop[lane] == MAX_CR_LOOP ||
|
|
|
+ voltage_swing == VOLTAGE_LEVEL_3 ||
|
|
|
+ pre_emphasis == PRE_EMPHASIS_LEVEL_3) {
|
|
|
+ dev_err(dp->dev, "CR Max reached (%d,%d,%d)\n",
|
|
|
+ dp->link_train.cr_loop[lane],
|
|
|
+ voltage_swing, pre_emphasis);
|
|
|
+ exynos_dp_reduce_link_rate(dp);
|
|
|
+ return -EIO;
|
|
|
+ }
|
|
|
+ }
|
|
|
+ }
|
|
|
|
|
|
- dp->link_train.training_lane[lane] = training_lane;
|
|
|
+ exynos_dp_get_adjust_training_lane(dp, adjust_request);
|
|
|
|
|
|
- exynos_dp_set_lane_link_training(dp,
|
|
|
- dp->link_train.training_lane[lane], lane);
|
|
|
- }
|
|
|
+ for (lane = 0; lane < lane_count; lane++)
|
|
|
+ exynos_dp_set_lane_link_training(dp,
|
|
|
+ dp->link_train.training_lane[lane], lane);
|
|
|
|
|
|
- exynos_dp_write_bytes_to_dpcd(dp,
|
|
|
- DPCD_ADDR_TRAINING_LANE0_SET,
|
|
|
- lane_count,
|
|
|
+ retval = exynos_dp_write_bytes_to_dpcd(dp,
|
|
|
+ DPCD_ADDR_TRAINING_LANE0_SET, lane_count,
|
|
|
dp->link_train.training_lane);
|
|
|
- }
|
|
|
-
|
|
|
- return 0;
|
|
|
+ if (retval)
|
|
|
+ return retval;
|
|
|
|
|
|
-reduce_link_rate:
|
|
|
- exynos_dp_reduce_link_rate(dp);
|
|
|
- return -EIO;
|
|
|
+ return retval;
|
|
|
}
|
|
|
|
|
|
static int exynos_dp_process_equalizer_training(struct exynos_dp_device *dp)
|
|
|
{
|
|
|
- u8 link_status[2];
|
|
|
- u8 link_align[3];
|
|
|
- int lane;
|
|
|
- int lane_count;
|
|
|
+ int lane, lane_count, retval;
|
|
|
u32 reg;
|
|
|
-
|
|
|
- u8 adjust_request[2];
|
|
|
- u8 voltage_swing;
|
|
|
- u8 pre_emphasis;
|
|
|
- u8 training_lane;
|
|
|
+ u8 link_align, link_status[2], adjust_request[2];
|
|
|
|
|
|
usleep_range(400, 401);
|
|
|
|
|
|
lane_count = dp->link_train.lane_count;
|
|
|
|
|
|
- exynos_dp_read_bytes_from_dpcd(dp, DPCD_ADDR_LANE0_1_STATUS,
|
|
|
- 2, link_status);
|
|
|
+ retval = exynos_dp_read_bytes_from_dpcd(dp,
|
|
|
+ DPCD_ADDR_LANE0_1_STATUS, 2, link_status);
|
|
|
+ if (retval)
|
|
|
+ return retval;
|
|
|
|
|
|
- if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
|
|
|
- link_align[0] = link_status[0];
|
|
|
- link_align[1] = link_status[1];
|
|
|
+ if (exynos_dp_clock_recovery_ok(link_status, lane_count)) {
|
|
|
+ exynos_dp_reduce_link_rate(dp);
|
|
|
+ return -EIO;
|
|
|
+ }
|
|
|
|
|
|
- exynos_dp_read_byte_from_dpcd(dp,
|
|
|
- DPCD_ADDR_LANE_ALIGN_STATUS_UPDATED,
|
|
|
- &link_align[2]);
|
|
|
+ retval = exynos_dp_read_bytes_from_dpcd(dp,
|
|
|
+ DPCD_ADDR_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
|
|
|
+ if (retval)
|
|
|
+ return retval;
|
|
|
|
|
|
- for (lane = 0; lane < lane_count; lane++) {
|
|
|
- exynos_dp_read_bytes_from_dpcd(dp,
|
|
|
- DPCD_ADDR_ADJUST_REQUEST_LANE0_1,
|
|
|
- 2, adjust_request);
|
|
|
- voltage_swing = exynos_dp_get_adjust_request_voltage(
|
|
|
- adjust_request, lane);
|
|
|
- pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
|
|
|
- adjust_request, lane);
|
|
|
- training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
|
|
|
- DPCD_PRE_EMPHASIS_SET(pre_emphasis);
|
|
|
+ retval = exynos_dp_read_byte_from_dpcd(dp,
|
|
|
+ DPCD_ADDR_LANE_ALIGN_STATUS_UPDATED, &link_align);
|
|
|
+ if (retval)
|
|
|
+ return retval;
|
|
|
|
|
|
- if (voltage_swing == VOLTAGE_LEVEL_3)
|
|
|
- training_lane |= DPCD_MAX_SWING_REACHED;
|
|
|
- if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
|
|
|
- training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
|
|
|
+ exynos_dp_get_adjust_training_lane(dp, adjust_request);
|
|
|
|
|
|
- dp->link_train.training_lane[lane] = training_lane;
|
|
|
- }
|
|
|
+ if (!exynos_dp_channel_eq_ok(link_status, link_align, lane_count)) {
|
|
|
+ /* traing pattern Set to Normal */
|
|
|
+ exynos_dp_training_pattern_dis(dp);
|
|
|
|
|
|
- if (exynos_dp_channel_eq_ok(link_align, lane_count) == 0) {
|
|
|
- /* traing pattern Set to Normal */
|
|
|
- exynos_dp_training_pattern_dis(dp);
|
|
|
+ dev_info(dp->dev, "Link Training success!\n");
|
|
|
|
|
|
- dev_info(dp->dev, "Link Training success!\n");
|
|
|
-
|
|
|
- exynos_dp_get_link_bandwidth(dp, ®);
|
|
|
- dp->link_train.link_rate = reg;
|
|
|
- dev_dbg(dp->dev, "final bandwidth = %.2x\n",
|
|
|
- dp->link_train.link_rate);
|
|
|
+ exynos_dp_get_link_bandwidth(dp, ®);
|
|
|
+ dp->link_train.link_rate = reg;
|
|
|
+ dev_dbg(dp->dev, "final bandwidth = %.2x\n",
|
|
|
+ dp->link_train.link_rate);
|
|
|
|
|
|
- exynos_dp_get_lane_count(dp, ®);
|
|
|
- dp->link_train.lane_count = reg;
|
|
|
- dev_dbg(dp->dev, "final lane count = %.2x\n",
|
|
|
- dp->link_train.lane_count);
|
|
|
+ exynos_dp_get_lane_count(dp, ®);
|
|
|
+ dp->link_train.lane_count = reg;
|
|
|
+ dev_dbg(dp->dev, "final lane count = %.2x\n",
|
|
|
+ dp->link_train.lane_count);
|
|
|
|
|
|
- /* set enhanced mode if available */
|
|
|
- exynos_dp_set_enhanced_mode(dp);
|
|
|
- dp->link_train.lt_state = FINISHED;
|
|
|
- } else {
|
|
|
- /* not all locked */
|
|
|
- dp->link_train.eq_loop++;
|
|
|
+ /* set enhanced mode if available */
|
|
|
+ exynos_dp_set_enhanced_mode(dp);
|
|
|
+ dp->link_train.lt_state = FINISHED;
|
|
|
|
|
|
- if (dp->link_train.eq_loop > MAX_EQ_LOOP) {
|
|
|
- dev_err(dp->dev, "EQ Max loop\n");
|
|
|
- goto reduce_link_rate;
|
|
|
- }
|
|
|
+ return 0;
|
|
|
+ }
|
|
|
|
|
|
- for (lane = 0; lane < lane_count; lane++)
|
|
|
- exynos_dp_set_lane_link_training(dp,
|
|
|
- dp->link_train.training_lane[lane],
|
|
|
- lane);
|
|
|
+ /* not all locked */
|
|
|
+ dp->link_train.eq_loop++;
|
|
|
|
|
|
- exynos_dp_write_bytes_to_dpcd(dp,
|
|
|
- DPCD_ADDR_TRAINING_LANE0_SET,
|
|
|
- lane_count,
|
|
|
- dp->link_train.training_lane);
|
|
|
- }
|
|
|
- } else {
|
|
|
- goto reduce_link_rate;
|
|
|
+ if (dp->link_train.eq_loop > MAX_EQ_LOOP) {
|
|
|
+ dev_err(dp->dev, "EQ Max loop\n");
|
|
|
+ exynos_dp_reduce_link_rate(dp);
|
|
|
+ return -EIO;
|
|
|
}
|
|
|
|
|
|
- return 0;
|
|
|
+ for (lane = 0; lane < lane_count; lane++)
|
|
|
+ exynos_dp_set_lane_link_training(dp,
|
|
|
+ dp->link_train.training_lane[lane], lane);
|
|
|
+
|
|
|
+ retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_TRAINING_LANE0_SET,
|
|
|
+ lane_count, dp->link_train.training_lane);
|
|
|
|
|
|
-reduce_link_rate:
|
|
|
- exynos_dp_reduce_link_rate(dp);
|
|
|
- return -EIO;
|
|
|
+ return retval;
|
|
|
}
|
|
|
|
|
|
static void exynos_dp_get_max_rx_bandwidth(struct exynos_dp_device *dp,
|
|
@@ -701,16 +676,17 @@ static void exynos_dp_init_training(struct exynos_dp_device *dp,
|
|
|
|
|
|
static int exynos_dp_sw_link_training(struct exynos_dp_device *dp)
|
|
|
{
|
|
|
- int retval = 0;
|
|
|
- int training_finished = 0;
|
|
|
+ int retval = 0, training_finished = 0;
|
|
|
|
|
|
dp->link_train.lt_state = START;
|
|
|
|
|
|
/* Process here */
|
|
|
- while (!training_finished) {
|
|
|
+ while (!retval && !training_finished) {
|
|
|
switch (dp->link_train.lt_state) {
|
|
|
case START:
|
|
|
- exynos_dp_link_start(dp);
|
|
|
+ retval = exynos_dp_link_start(dp);
|
|
|
+ if (retval)
|
|
|
+ dev_err(dp->dev, "LT link start failed!\n");
|
|
|
break;
|
|
|
case CLOCK_RECOVERY:
|
|
|
retval = exynos_dp_process_clock_recovery(dp);
|
|
@@ -729,6 +705,8 @@ static int exynos_dp_sw_link_training(struct exynos_dp_device *dp)
|
|
|
return -EREMOTEIO;
|
|
|
}
|
|
|
}
|
|
|
+ if (retval)
|
|
|
+ dev_err(dp->dev, "eDP link training failed (%d)\n", retval);
|
|
|
|
|
|
return retval;
|
|
|
}
|
|
@@ -752,19 +730,15 @@ static int exynos_dp_set_link_train(struct exynos_dp_device *dp,
|
|
|
return retval;
|
|
|
}
|
|
|
|
|
|
-static int exynos_dp_config_video(struct exynos_dp_device *dp,
|
|
|
- struct video_info *video_info)
|
|
|
+static int exynos_dp_config_video(struct exynos_dp_device *dp)
|
|
|
{
|
|
|
int retval = 0;
|
|
|
int timeout_loop = 0;
|
|
|
int done_count = 0;
|
|
|
|
|
|
- exynos_dp_config_video_slave_mode(dp, video_info);
|
|
|
+ exynos_dp_config_video_slave_mode(dp);
|
|
|
|
|
|
- exynos_dp_set_video_color_format(dp, video_info->color_depth,
|
|
|
- video_info->color_space,
|
|
|
- video_info->dynamic_range,
|
|
|
- video_info->ycbcr_coeff);
|
|
|
+ exynos_dp_set_video_color_format(dp);
|
|
|
|
|
|
if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
|
|
|
dev_err(dp->dev, "PLL is not locked yet.\n");
|
|
@@ -852,10 +826,213 @@ static irqreturn_t exynos_dp_irq_handler(int irq, void *arg)
|
|
|
{
|
|
|
struct exynos_dp_device *dp = arg;
|
|
|
|
|
|
- dev_err(dp->dev, "exynos_dp_irq_handler\n");
|
|
|
+ enum dp_irq_type irq_type;
|
|
|
+
|
|
|
+ irq_type = exynos_dp_get_irq_type(dp);
|
|
|
+ switch (irq_type) {
|
|
|
+ case DP_IRQ_TYPE_HP_CABLE_IN:
|
|
|
+ dev_dbg(dp->dev, "Received irq - cable in\n");
|
|
|
+ schedule_work(&dp->hotplug_work);
|
|
|
+ exynos_dp_clear_hotplug_interrupts(dp);
|
|
|
+ break;
|
|
|
+ case DP_IRQ_TYPE_HP_CABLE_OUT:
|
|
|
+ dev_dbg(dp->dev, "Received irq - cable out\n");
|
|
|
+ exynos_dp_clear_hotplug_interrupts(dp);
|
|
|
+ break;
|
|
|
+ case DP_IRQ_TYPE_HP_CHANGE:
|
|
|
+ /*
|
|
|
+ * We get these change notifications once in a while, but there
|
|
|
+ * is nothing we can do with them. Just ignore it for now and
|
|
|
+ * only handle cable changes.
|
|
|
+ */
|
|
|
+ dev_dbg(dp->dev, "Received irq - hotplug change; ignoring.\n");
|
|
|
+ exynos_dp_clear_hotplug_interrupts(dp);
|
|
|
+ break;
|
|
|
+ default:
|
|
|
+ dev_err(dp->dev, "Received irq - unknown type!\n");
|
|
|
+ break;
|
|
|
+ }
|
|
|
return IRQ_HANDLED;
|
|
|
}
|
|
|
|
|
|
+static void exynos_dp_hotplug(struct work_struct *work)
|
|
|
+{
|
|
|
+ struct exynos_dp_device *dp;
|
|
|
+ int ret;
|
|
|
+
|
|
|
+ dp = container_of(work, struct exynos_dp_device, hotplug_work);
|
|
|
+
|
|
|
+ ret = exynos_dp_detect_hpd(dp);
|
|
|
+ if (ret) {
|
|
|
+ /* Cable has been disconnected, we're done */
|
|
|
+ return;
|
|
|
+ }
|
|
|
+
|
|
|
+ ret = exynos_dp_handle_edid(dp);
|
|
|
+ if (ret) {
|
|
|
+ dev_err(dp->dev, "unable to handle edid\n");
|
|
|
+ return;
|
|
|
+ }
|
|
|
+
|
|
|
+ ret = exynos_dp_set_link_train(dp, dp->video_info->lane_count,
|
|
|
+ dp->video_info->link_rate);
|
|
|
+ if (ret) {
|
|
|
+ dev_err(dp->dev, "unable to do link train\n");
|
|
|
+ return;
|
|
|
+ }
|
|
|
+
|
|
|
+ exynos_dp_enable_scramble(dp, 1);
|
|
|
+ exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
|
|
|
+ exynos_dp_enable_enhanced_mode(dp, 1);
|
|
|
+
|
|
|
+ exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
|
|
|
+ exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
|
|
|
+
|
|
|
+ exynos_dp_init_video(dp);
|
|
|
+ ret = exynos_dp_config_video(dp);
|
|
|
+ if (ret)
|
|
|
+ dev_err(dp->dev, "unable to config video\n");
|
|
|
+}
|
|
|
+
|
|
|
+#ifdef CONFIG_OF
|
|
|
+static struct exynos_dp_platdata *exynos_dp_dt_parse_pdata(struct device *dev)
|
|
|
+{
|
|
|
+ struct device_node *dp_node = dev->of_node;
|
|
|
+ struct exynos_dp_platdata *pd;
|
|
|
+ struct video_info *dp_video_config;
|
|
|
+
|
|
|
+ pd = devm_kzalloc(dev, sizeof(*pd), GFP_KERNEL);
|
|
|
+ if (!pd) {
|
|
|
+ dev_err(dev, "memory allocation for pdata failed\n");
|
|
|
+ return ERR_PTR(-ENOMEM);
|
|
|
+ }
|
|
|
+ dp_video_config = devm_kzalloc(dev,
|
|
|
+ sizeof(*dp_video_config), GFP_KERNEL);
|
|
|
+
|
|
|
+ if (!dp_video_config) {
|
|
|
+ dev_err(dev, "memory allocation for video config failed\n");
|
|
|
+ return ERR_PTR(-ENOMEM);
|
|
|
+ }
|
|
|
+ pd->video_info = dp_video_config;
|
|
|
+
|
|
|
+ dp_video_config->h_sync_polarity =
|
|
|
+ of_property_read_bool(dp_node, "hsync-active-high");
|
|
|
+
|
|
|
+ dp_video_config->v_sync_polarity =
|
|
|
+ of_property_read_bool(dp_node, "vsync-active-high");
|
|
|
+
|
|
|
+ dp_video_config->interlaced =
|
|
|
+ of_property_read_bool(dp_node, "interlaced");
|
|
|
+
|
|
|
+ if (of_property_read_u32(dp_node, "samsung,color-space",
|
|
|
+ &dp_video_config->color_space)) {
|
|
|
+ dev_err(dev, "failed to get color-space\n");
|
|
|
+ return ERR_PTR(-EINVAL);
|
|
|
+ }
|
|
|
+
|
|
|
+ if (of_property_read_u32(dp_node, "samsung,dynamic-range",
|
|
|
+ &dp_video_config->dynamic_range)) {
|
|
|
+ dev_err(dev, "failed to get dynamic-range\n");
|
|
|
+ return ERR_PTR(-EINVAL);
|
|
|
+ }
|
|
|
+
|
|
|
+ if (of_property_read_u32(dp_node, "samsung,ycbcr-coeff",
|
|
|
+ &dp_video_config->ycbcr_coeff)) {
|
|
|
+ dev_err(dev, "failed to get ycbcr-coeff\n");
|
|
|
+ return ERR_PTR(-EINVAL);
|
|
|
+ }
|
|
|
+
|
|
|
+ if (of_property_read_u32(dp_node, "samsung,color-depth",
|
|
|
+ &dp_video_config->color_depth)) {
|
|
|
+ dev_err(dev, "failed to get color-depth\n");
|
|
|
+ return ERR_PTR(-EINVAL);
|
|
|
+ }
|
|
|
+
|
|
|
+ if (of_property_read_u32(dp_node, "samsung,link-rate",
|
|
|
+ &dp_video_config->link_rate)) {
|
|
|
+ dev_err(dev, "failed to get link-rate\n");
|
|
|
+ return ERR_PTR(-EINVAL);
|
|
|
+ }
|
|
|
+
|
|
|
+ if (of_property_read_u32(dp_node, "samsung,lane-count",
|
|
|
+ &dp_video_config->lane_count)) {
|
|
|
+ dev_err(dev, "failed to get lane-count\n");
|
|
|
+ return ERR_PTR(-EINVAL);
|
|
|
+ }
|
|
|
+
|
|
|
+ return pd;
|
|
|
+}
|
|
|
+
|
|
|
+static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
|
|
|
+{
|
|
|
+ struct device_node *dp_phy_node;
|
|
|
+ u32 phy_base;
|
|
|
+
|
|
|
+ dp_phy_node = of_find_node_by_name(dp->dev->of_node, "dptx-phy");
|
|
|
+ if (!dp_phy_node) {
|
|
|
+ dev_err(dp->dev, "could not find dptx-phy node\n");
|
|
|
+ return -ENODEV;
|
|
|
+ }
|
|
|
+
|
|
|
+ if (of_property_read_u32(dp_phy_node, "reg", &phy_base)) {
|
|
|
+ dev_err(dp->dev, "faild to get reg for dptx-phy\n");
|
|
|
+ return -EINVAL;
|
|
|
+ }
|
|
|
+
|
|
|
+ if (of_property_read_u32(dp_phy_node, "samsung,enable-mask",
|
|
|
+ &dp->enable_mask)) {
|
|
|
+ dev_err(dp->dev, "faild to get enable-mask for dptx-phy\n");
|
|
|
+ return -EINVAL;
|
|
|
+ }
|
|
|
+
|
|
|
+ dp->phy_addr = ioremap(phy_base, SZ_4);
|
|
|
+ if (!dp->phy_addr) {
|
|
|
+ dev_err(dp->dev, "failed to ioremap dp-phy\n");
|
|
|
+ return -ENOMEM;
|
|
|
+ }
|
|
|
+
|
|
|
+ return 0;
|
|
|
+}
|
|
|
+
|
|
|
+static void exynos_dp_phy_init(struct exynos_dp_device *dp)
|
|
|
+{
|
|
|
+ u32 reg;
|
|
|
+
|
|
|
+ reg = __raw_readl(dp->phy_addr);
|
|
|
+ reg |= dp->enable_mask;
|
|
|
+ __raw_writel(reg, dp->phy_addr);
|
|
|
+}
|
|
|
+
|
|
|
+static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
|
|
|
+{
|
|
|
+ u32 reg;
|
|
|
+
|
|
|
+ reg = __raw_readl(dp->phy_addr);
|
|
|
+ reg &= ~(dp->enable_mask);
|
|
|
+ __raw_writel(reg, dp->phy_addr);
|
|
|
+}
|
|
|
+#else
|
|
|
+static struct exynos_dp_platdata *exynos_dp_dt_parse_pdata(struct device *dev)
|
|
|
+{
|
|
|
+ return NULL;
|
|
|
+}
|
|
|
+
|
|
|
+static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
|
|
|
+{
|
|
|
+ return -EINVAL;
|
|
|
+}
|
|
|
+
|
|
|
+static void exynos_dp_phy_init(struct exynos_dp_device *dp)
|
|
|
+{
|
|
|
+ return;
|
|
|
+}
|
|
|
+
|
|
|
+static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
|
|
|
+{
|
|
|
+ return;
|
|
|
+}
|
|
|
+#endif /* CONFIG_OF */
|
|
|
+
|
|
|
static int __devinit exynos_dp_probe(struct platform_device *pdev)
|
|
|
{
|
|
|
struct resource *res;
|
|
@@ -864,12 +1041,6 @@ static int __devinit exynos_dp_probe(struct platform_device *pdev)
|
|
|
|
|
|
int ret = 0;
|
|
|
|
|
|
- pdata = pdev->dev.platform_data;
|
|
|
- if (!pdata) {
|
|
|
- dev_err(&pdev->dev, "no platform data\n");
|
|
|
- return -EINVAL;
|
|
|
- }
|
|
|
-
|
|
|
dp = devm_kzalloc(&pdev->dev, sizeof(struct exynos_dp_device),
|
|
|
GFP_KERNEL);
|
|
|
if (!dp) {
|
|
@@ -879,6 +1050,22 @@ static int __devinit exynos_dp_probe(struct platform_device *pdev)
|
|
|
|
|
|
dp->dev = &pdev->dev;
|
|
|
|
|
|
+ if (pdev->dev.of_node) {
|
|
|
+ pdata = exynos_dp_dt_parse_pdata(&pdev->dev);
|
|
|
+ if (IS_ERR(pdata))
|
|
|
+ return PTR_ERR(pdata);
|
|
|
+
|
|
|
+ ret = exynos_dp_dt_parse_phydata(dp);
|
|
|
+ if (ret)
|
|
|
+ return ret;
|
|
|
+ } else {
|
|
|
+ pdata = pdev->dev.platform_data;
|
|
|
+ if (!pdata) {
|
|
|
+ dev_err(&pdev->dev, "no platform data\n");
|
|
|
+ return -EINVAL;
|
|
|
+ }
|
|
|
+ }
|
|
|
+
|
|
|
dp->clock = devm_clk_get(&pdev->dev, "dp");
|
|
|
if (IS_ERR(dp->clock)) {
|
|
|
dev_err(&pdev->dev, "failed to get clock\n");
|
|
@@ -896,50 +1083,29 @@ static int __devinit exynos_dp_probe(struct platform_device *pdev)
|
|
|
}
|
|
|
|
|
|
dp->irq = platform_get_irq(pdev, 0);
|
|
|
- if (!dp->irq) {
|
|
|
+ if (dp->irq == -ENXIO) {
|
|
|
dev_err(&pdev->dev, "failed to get irq\n");
|
|
|
return -ENODEV;
|
|
|
}
|
|
|
|
|
|
- ret = devm_request_irq(&pdev->dev, dp->irq, exynos_dp_irq_handler, 0,
|
|
|
- "exynos-dp", dp);
|
|
|
- if (ret) {
|
|
|
- dev_err(&pdev->dev, "failed to request irq\n");
|
|
|
- return ret;
|
|
|
- }
|
|
|
+ INIT_WORK(&dp->hotplug_work, exynos_dp_hotplug);
|
|
|
|
|
|
dp->video_info = pdata->video_info;
|
|
|
- if (pdata->phy_init)
|
|
|
- pdata->phy_init();
|
|
|
-
|
|
|
- exynos_dp_init_dp(dp);
|
|
|
-
|
|
|
- ret = exynos_dp_detect_hpd(dp);
|
|
|
- if (ret) {
|
|
|
- dev_err(&pdev->dev, "unable to detect hpd\n");
|
|
|
- return ret;
|
|
|
- }
|
|
|
|
|
|
- exynos_dp_handle_edid(dp);
|
|
|
-
|
|
|
- ret = exynos_dp_set_link_train(dp, dp->video_info->lane_count,
|
|
|
- dp->video_info->link_rate);
|
|
|
- if (ret) {
|
|
|
- dev_err(&pdev->dev, "unable to do link train\n");
|
|
|
- return ret;
|
|
|
+ if (pdev->dev.of_node) {
|
|
|
+ if (dp->phy_addr)
|
|
|
+ exynos_dp_phy_init(dp);
|
|
|
+ } else {
|
|
|
+ if (pdata->phy_init)
|
|
|
+ pdata->phy_init();
|
|
|
}
|
|
|
|
|
|
- exynos_dp_enable_scramble(dp, 1);
|
|
|
- exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
|
|
|
- exynos_dp_enable_enhanced_mode(dp, 1);
|
|
|
-
|
|
|
- exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
|
|
|
- exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
|
|
|
+ exynos_dp_init_dp(dp);
|
|
|
|
|
|
- exynos_dp_init_video(dp);
|
|
|
- ret = exynos_dp_config_video(dp, dp->video_info);
|
|
|
+ ret = devm_request_irq(&pdev->dev, dp->irq, exynos_dp_irq_handler, 0,
|
|
|
+ "exynos-dp", dp);
|
|
|
if (ret) {
|
|
|
- dev_err(&pdev->dev, "unable to config video\n");
|
|
|
+ dev_err(&pdev->dev, "failed to request irq\n");
|
|
|
return ret;
|
|
|
}
|
|
|
|
|
@@ -953,23 +1119,41 @@ static int __devexit exynos_dp_remove(struct platform_device *pdev)
|
|
|
struct exynos_dp_platdata *pdata = pdev->dev.platform_data;
|
|
|
struct exynos_dp_device *dp = platform_get_drvdata(pdev);
|
|
|
|
|
|
- if (pdata && pdata->phy_exit)
|
|
|
- pdata->phy_exit();
|
|
|
+ disable_irq(dp->irq);
|
|
|
+
|
|
|
+ if (work_pending(&dp->hotplug_work))
|
|
|
+ flush_work(&dp->hotplug_work);
|
|
|
+
|
|
|
+ if (pdev->dev.of_node) {
|
|
|
+ if (dp->phy_addr)
|
|
|
+ exynos_dp_phy_exit(dp);
|
|
|
+ } else {
|
|
|
+ if (pdata->phy_exit)
|
|
|
+ pdata->phy_exit();
|
|
|
+ }
|
|
|
|
|
|
clk_disable_unprepare(dp->clock);
|
|
|
|
|
|
+
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
#ifdef CONFIG_PM_SLEEP
|
|
|
static int exynos_dp_suspend(struct device *dev)
|
|
|
{
|
|
|
- struct platform_device *pdev = to_platform_device(dev);
|
|
|
- struct exynos_dp_platdata *pdata = pdev->dev.platform_data;
|
|
|
- struct exynos_dp_device *dp = platform_get_drvdata(pdev);
|
|
|
+ struct exynos_dp_platdata *pdata = dev->platform_data;
|
|
|
+ struct exynos_dp_device *dp = dev_get_drvdata(dev);
|
|
|
|
|
|
- if (pdata && pdata->phy_exit)
|
|
|
- pdata->phy_exit();
|
|
|
+ if (work_pending(&dp->hotplug_work))
|
|
|
+ flush_work(&dp->hotplug_work);
|
|
|
+
|
|
|
+ if (dev->of_node) {
|
|
|
+ if (dp->phy_addr)
|
|
|
+ exynos_dp_phy_exit(dp);
|
|
|
+ } else {
|
|
|
+ if (pdata->phy_exit)
|
|
|
+ pdata->phy_exit();
|
|
|
+ }
|
|
|
|
|
|
clk_disable_unprepare(dp->clock);
|
|
|
|
|
@@ -978,32 +1162,22 @@ static int exynos_dp_suspend(struct device *dev)
|
|
|
|
|
|
static int exynos_dp_resume(struct device *dev)
|
|
|
{
|
|
|
- struct platform_device *pdev = to_platform_device(dev);
|
|
|
- struct exynos_dp_platdata *pdata = pdev->dev.platform_data;
|
|
|
- struct exynos_dp_device *dp = platform_get_drvdata(pdev);
|
|
|
+ struct exynos_dp_platdata *pdata = dev->platform_data;
|
|
|
+ struct exynos_dp_device *dp = dev_get_drvdata(dev);
|
|
|
|
|
|
- if (pdata && pdata->phy_init)
|
|
|
- pdata->phy_init();
|
|
|
+ if (dev->of_node) {
|
|
|
+ if (dp->phy_addr)
|
|
|
+ exynos_dp_phy_init(dp);
|
|
|
+ } else {
|
|
|
+ if (pdata->phy_init)
|
|
|
+ pdata->phy_init();
|
|
|
+ }
|
|
|
|
|
|
clk_prepare_enable(dp->clock);
|
|
|
|
|
|
exynos_dp_init_dp(dp);
|
|
|
|
|
|
- exynos_dp_detect_hpd(dp);
|
|
|
- exynos_dp_handle_edid(dp);
|
|
|
-
|
|
|
- exynos_dp_set_link_train(dp, dp->video_info->lane_count,
|
|
|
- dp->video_info->link_rate);
|
|
|
-
|
|
|
- exynos_dp_enable_scramble(dp, 1);
|
|
|
- exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
|
|
|
- exynos_dp_enable_enhanced_mode(dp, 1);
|
|
|
-
|
|
|
- exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
|
|
|
- exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
|
|
|
-
|
|
|
- exynos_dp_init_video(dp);
|
|
|
- exynos_dp_config_video(dp, dp->video_info);
|
|
|
+ enable_irq(dp->irq);
|
|
|
|
|
|
return 0;
|
|
|
}
|
|
@@ -1013,6 +1187,12 @@ static const struct dev_pm_ops exynos_dp_pm_ops = {
|
|
|
SET_SYSTEM_SLEEP_PM_OPS(exynos_dp_suspend, exynos_dp_resume)
|
|
|
};
|
|
|
|
|
|
+static const struct of_device_id exynos_dp_match[] = {
|
|
|
+ { .compatible = "samsung,exynos5-dp" },
|
|
|
+ {},
|
|
|
+};
|
|
|
+MODULE_DEVICE_TABLE(of, exynos_dp_match);
|
|
|
+
|
|
|
static struct platform_driver exynos_dp_driver = {
|
|
|
.probe = exynos_dp_probe,
|
|
|
.remove = __devexit_p(exynos_dp_remove),
|
|
@@ -1020,6 +1200,7 @@ static struct platform_driver exynos_dp_driver = {
|
|
|
.name = "exynos-dp",
|
|
|
.owner = THIS_MODULE,
|
|
|
.pm = &exynos_dp_pm_ops,
|
|
|
+ .of_match_table = of_match_ptr(exynos_dp_match),
|
|
|
},
|
|
|
};
|
|
|
|