|
@@ -17,7 +17,7 @@
|
|
|
|
|
|
#include <asm/processor.h>
|
|
|
#include <linux/smp.h>
|
|
|
-#include <asm/k8.h>
|
|
|
+#include <asm/amd_nb.h>
|
|
|
#include <asm/smp.h>
|
|
|
|
|
|
#define LVL_1_INST 1
|
|
@@ -306,7 +306,7 @@ struct _cache_attr {
|
|
|
ssize_t (*store)(struct _cpuid4_info *, const char *, size_t count);
|
|
|
};
|
|
|
|
|
|
-#ifdef CONFIG_K8_NB
|
|
|
+#ifdef CONFIG_AMD_NB
|
|
|
|
|
|
/*
|
|
|
* L3 cache descriptors
|
|
@@ -556,12 +556,12 @@ static struct _cache_attr cache_disable_0 = __ATTR(cache_disable_0, 0644,
|
|
|
static struct _cache_attr cache_disable_1 = __ATTR(cache_disable_1, 0644,
|
|
|
show_cache_disable_1, store_cache_disable_1);
|
|
|
|
|
|
-#else /* CONFIG_K8_NB */
|
|
|
+#else /* CONFIG_AMD_NB */
|
|
|
static void __cpuinit
|
|
|
amd_check_l3_disable(struct _cpuid4_info_regs *this_leaf, int index)
|
|
|
{
|
|
|
};
|
|
|
-#endif /* CONFIG_K8_NB */
|
|
|
+#endif /* CONFIG_AMD_NB */
|
|
|
|
|
|
static int
|
|
|
__cpuinit cpuid4_cache_lookup_regs(int index,
|
|
@@ -1000,7 +1000,7 @@ static struct attribute *default_attrs[] = {
|
|
|
|
|
|
static struct attribute *default_l3_attrs[] = {
|
|
|
DEFAULT_SYSFS_CACHE_ATTRS,
|
|
|
-#ifdef CONFIG_K8_NB
|
|
|
+#ifdef CONFIG_AMD_NB
|
|
|
&cache_disable_0.attr,
|
|
|
&cache_disable_1.attr,
|
|
|
#endif
|