|
@@ -95,6 +95,14 @@
|
|
|
#define MSR_AMD64_IBSDCPHYSAD 0xc0011039
|
|
|
#define MSR_AMD64_IBSCTL 0xc001103a
|
|
|
|
|
|
+/* Fam 10h MSRs */
|
|
|
+#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
|
|
|
+#define FAM10H_MMIO_CONF_ENABLE (1<<0)
|
|
|
+#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
|
|
|
+#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
|
|
|
+#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffff
|
|
|
+#define FAM10H_MMIO_CONF_BASE_SHIFT 20
|
|
|
+
|
|
|
/* K8 MSRs */
|
|
|
#define MSR_K8_TOP_MEM1 0xc001001a
|
|
|
#define MSR_K8_TOP_MEM2 0xc001001d
|