|
@@ -203,23 +203,23 @@ void intel_pmu_lbr_read(void)
|
|
|
void intel_pmu_lbr_init_core(void)
|
|
|
{
|
|
|
x86_pmu.lbr_nr = 4;
|
|
|
- x86_pmu.lbr_tos = 0x01c9;
|
|
|
- x86_pmu.lbr_from = 0x40;
|
|
|
- x86_pmu.lbr_to = 0x60;
|
|
|
+ x86_pmu.lbr_tos = MSR_LBR_TOS;
|
|
|
+ x86_pmu.lbr_from = MSR_LBR_CORE_FROM;
|
|
|
+ x86_pmu.lbr_to = MSR_LBR_CORE_TO;
|
|
|
}
|
|
|
|
|
|
void intel_pmu_lbr_init_nhm(void)
|
|
|
{
|
|
|
x86_pmu.lbr_nr = 16;
|
|
|
- x86_pmu.lbr_tos = 0x01c9;
|
|
|
- x86_pmu.lbr_from = 0x680;
|
|
|
- x86_pmu.lbr_to = 0x6c0;
|
|
|
+ x86_pmu.lbr_tos = MSR_LBR_TOS;
|
|
|
+ x86_pmu.lbr_from = MSR_LBR_NHM_FROM;
|
|
|
+ x86_pmu.lbr_to = MSR_LBR_NHM_TO;
|
|
|
}
|
|
|
|
|
|
void intel_pmu_lbr_init_atom(void)
|
|
|
{
|
|
|
x86_pmu.lbr_nr = 8;
|
|
|
- x86_pmu.lbr_tos = 0x01c9;
|
|
|
- x86_pmu.lbr_from = 0x40;
|
|
|
- x86_pmu.lbr_to = 0x60;
|
|
|
+ x86_pmu.lbr_tos = MSR_LBR_TOS;
|
|
|
+ x86_pmu.lbr_from = MSR_LBR_CORE_FROM;
|
|
|
+ x86_pmu.lbr_to = MSR_LBR_CORE_TO;
|
|
|
}
|