浏览代码

MIPS: TXx9: Microoptimize interrupt handlers

The IOC interrupt status register on RBTX49XX only have 8 bits.  Use
8-bit version of __fls() to optimize interrupt handlers.

Signed-off-by: Atsushi Nemoto <anemo@mba.ocn.ne.jp>
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
Atsushi Nemoto 16 年之前
父节点
当前提交
21e77df215
共有 3 个文件被更改,包括 25 次插入7 次删除
  1. 3 3
      arch/mips/txx9/rbtx4927/irq.c
  2. 4 4
      arch/mips/txx9/rbtx4938/irq.c
  3. 18 0
      include/asm-mips/txx9/generic.h

+ 3 - 3
arch/mips/txx9/rbtx4927/irq.c

@@ -133,9 +133,9 @@ static int toshiba_rbtx4927_irq_nested(int sw_irq)
 	u8 level3;
 	u8 level3;
 
 
 	level3 = readb(rbtx4927_imstat_addr) & 0x1f;
 	level3 = readb(rbtx4927_imstat_addr) & 0x1f;
-	if (level3)
-		sw_irq = RBTX4927_IRQ_IOC + fls(level3) - 1;
-	return sw_irq;
+	if (unlikely(!level3))
+		return -1;
+	return RBTX4927_IRQ_IOC + __fls8(level3);
 }
 }
 
 
 static void __init toshiba_rbtx4927_irq_ioc_init(void)
 static void __init toshiba_rbtx4927_irq_ioc_init(void)

+ 4 - 4
arch/mips/txx9/rbtx4938/irq.c

@@ -85,10 +85,10 @@ static int toshiba_rbtx4938_irq_nested(int sw_irq)
 	u8 level3;
 	u8 level3;
 
 
 	level3 = readb(rbtx4938_imstat_addr);
 	level3 = readb(rbtx4938_imstat_addr);
-	if (level3)
-		/* must use fls so onboard ATA has priority */
-		sw_irq = RBTX4938_IRQ_IOC + fls(level3) - 1;
-	return sw_irq;
+	if (unlikely(!level3))
+		return -1;
+	/* must use fls so onboard ATA has priority */
+	return RBTX4938_IRQ_IOC + __fls8(level3);
 }
 }
 
 
 static void __init
 static void __init

+ 18 - 0
include/asm-mips/txx9/generic.h

@@ -64,4 +64,22 @@ struct physmap_flash_data;
 void txx9_physmap_flash_init(int no, unsigned long addr, unsigned long size,
 void txx9_physmap_flash_init(int no, unsigned long addr, unsigned long size,
 			     const struct physmap_flash_data *pdata);
 			     const struct physmap_flash_data *pdata);
 
 
+/* 8 bit version of __fls(): find first bit set (returns 0..7) */
+static inline unsigned int __fls8(unsigned char x)
+{
+	int r = 7;
+
+	if (!(x & 0xf0)) {
+		r -= 4;
+		x <<= 4;
+	}
+	if (!(x & 0xc0)) {
+		r -= 2;
+		x <<= 2;
+	}
+	if (!(x & 0x80))
+		r -= 1;
+	return r;
+}
+
 #endif /* __ASM_TXX9_GENERIC_H */
 #endif /* __ASM_TXX9_GENERIC_H */