|
@@ -1024,7 +1024,7 @@ int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
|
|
|
return r;
|
|
|
}
|
|
|
rdev->cp.ready = true;
|
|
|
- rdev->mc.active_vram_size = rdev->mc.real_vram_size;
|
|
|
+ radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
@@ -1042,7 +1042,7 @@ void r100_cp_fini(struct radeon_device *rdev)
|
|
|
void r100_cp_disable(struct radeon_device *rdev)
|
|
|
{
|
|
|
/* Disable ring */
|
|
|
- rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
|
|
|
+ radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
|
|
|
rdev->cp.ready = false;
|
|
|
WREG32(RADEON_CP_CSQ_MODE, 0);
|
|
|
WREG32(RADEON_CP_CSQ_CNTL, 0);
|
|
@@ -2312,7 +2312,6 @@ void r100_vram_init_sizes(struct radeon_device *rdev)
|
|
|
/* FIXME we don't use the second aperture yet when we could use it */
|
|
|
if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
|
|
|
rdev->mc.visible_vram_size = rdev->mc.aper_size;
|
|
|
- rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
|
|
|
config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
|
|
|
if (rdev->flags & RADEON_IS_IGP) {
|
|
|
uint32_t tom;
|