|
@@ -95,19 +95,19 @@ static void cmci_discover(int banks, int boot)
|
|
|
rdmsrl(MSR_IA32_MCx_CTL2(i), val);
|
|
|
|
|
|
/* Already owned by someone else? */
|
|
|
- if (val & CMCI_EN) {
|
|
|
+ if (val & MCI_CTL2_CMCI_EN) {
|
|
|
if (test_and_clear_bit(i, owned) && !boot)
|
|
|
print_update("SHD", &hdr, i);
|
|
|
__clear_bit(i, __get_cpu_var(mce_poll_banks));
|
|
|
continue;
|
|
|
}
|
|
|
|
|
|
- val |= CMCI_EN | CMCI_THRESHOLD;
|
|
|
+ val |= MCI_CTL2_CMCI_EN | CMCI_THRESHOLD;
|
|
|
wrmsrl(MSR_IA32_MCx_CTL2(i), val);
|
|
|
rdmsrl(MSR_IA32_MCx_CTL2(i), val);
|
|
|
|
|
|
/* Did the enable bit stick? -- the bank supports CMCI */
|
|
|
- if (val & CMCI_EN) {
|
|
|
+ if (val & MCI_CTL2_CMCI_EN) {
|
|
|
if (!test_and_set_bit(i, owned) && !boot)
|
|
|
print_update("CMCI", &hdr, i);
|
|
|
__clear_bit(i, __get_cpu_var(mce_poll_banks));
|
|
@@ -155,7 +155,7 @@ void cmci_clear(void)
|
|
|
continue;
|
|
|
/* Disable CMCI */
|
|
|
rdmsrl(MSR_IA32_MCx_CTL2(i), val);
|
|
|
- val &= ~(CMCI_EN|CMCI_THRESHOLD_MASK);
|
|
|
+ val &= ~(MCI_CTL2_CMCI_EN|MCI_CTL2_CMCI_THRESHOLD_MASK);
|
|
|
wrmsrl(MSR_IA32_MCx_CTL2(i), val);
|
|
|
__clear_bit(i, __get_cpu_var(mce_banks_owned));
|
|
|
}
|