|
@@ -2050,6 +2050,9 @@ at32_add_device_ac97c(unsigned int id, struct ac97c_platform_data *data,
|
|
rx_dws->cfg_lo &= ~(DWC_CFGL_HS_DST_POL | DWC_CFGL_HS_SRC_POL);
|
|
rx_dws->cfg_lo &= ~(DWC_CFGL_HS_DST_POL | DWC_CFGL_HS_SRC_POL);
|
|
rx_dws->src_master = 0;
|
|
rx_dws->src_master = 0;
|
|
rx_dws->dst_master = 1;
|
|
rx_dws->dst_master = 1;
|
|
|
|
+ rx_dws->src_msize = DW_DMA_MSIZE_1;
|
|
|
|
+ rx_dws->dst_msize = DW_DMA_MSIZE_1;
|
|
|
|
+ rx_dws->fc = DW_DMA_FC_D_P2M;
|
|
}
|
|
}
|
|
|
|
|
|
/* Check if DMA slave interface for playback should be configured. */
|
|
/* Check if DMA slave interface for playback should be configured. */
|
|
@@ -2060,6 +2063,9 @@ at32_add_device_ac97c(unsigned int id, struct ac97c_platform_data *data,
|
|
tx_dws->cfg_lo &= ~(DWC_CFGL_HS_DST_POL | DWC_CFGL_HS_SRC_POL);
|
|
tx_dws->cfg_lo &= ~(DWC_CFGL_HS_DST_POL | DWC_CFGL_HS_SRC_POL);
|
|
rx_dws->src_master = 0;
|
|
rx_dws->src_master = 0;
|
|
rx_dws->dst_master = 1;
|
|
rx_dws->dst_master = 1;
|
|
|
|
+ tx_dws->src_msize = DW_DMA_MSIZE_1;
|
|
|
|
+ tx_dws->dst_msize = DW_DMA_MSIZE_1;
|
|
|
|
+ tx_dws->fc = DW_DMA_FC_D_M2P;
|
|
}
|
|
}
|
|
|
|
|
|
if (platform_device_add_data(pdev, data,
|
|
if (platform_device_add_data(pdev, data,
|
|
@@ -2134,6 +2140,9 @@ at32_add_device_abdac(unsigned int id, struct atmel_abdac_pdata *data)
|
|
dws->cfg_lo &= ~(DWC_CFGL_HS_DST_POL | DWC_CFGL_HS_SRC_POL);
|
|
dws->cfg_lo &= ~(DWC_CFGL_HS_DST_POL | DWC_CFGL_HS_SRC_POL);
|
|
dws->src_master = 0;
|
|
dws->src_master = 0;
|
|
dws->dst_master = 1;
|
|
dws->dst_master = 1;
|
|
|
|
+ dws->src_msize = DW_DMA_MSIZE_1;
|
|
|
|
+ dws->dst_msize = DW_DMA_MSIZE_1;
|
|
|
|
+ dws->fc = DW_DMA_FC_D_M2P;
|
|
|
|
|
|
if (platform_device_add_data(pdev, data,
|
|
if (platform_device_add_data(pdev, data,
|
|
sizeof(struct atmel_abdac_pdata)))
|
|
sizeof(struct atmel_abdac_pdata)))
|