|
@@ -542,6 +542,14 @@ static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
|
|
|
|
|
|
fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
|
|
|
|
|
|
+ fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
|
|
|
+ RADEON_FP_DFP_SYNC_SEL |
|
|
|
+ RADEON_FP_CRT_SYNC_SEL |
|
|
|
+ RADEON_FP_CRTC_LOCK_8DOT |
|
|
|
+ RADEON_FP_USE_SHADOW_EN |
|
|
|
+ RADEON_FP_CRTC_USE_SHADOW_VEND |
|
|
|
+ RADEON_FP_CRT_SYNC_ALT);
|
|
|
+
|
|
|
if (1) /* FIXME rgbBits == 8 */
|
|
|
fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
|
|
|
else
|
|
@@ -555,7 +563,7 @@ static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
|
|
|
else
|
|
|
fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
|
|
|
} else
|
|
|
- fp_gen_cntl |= RADEON_FP_SEL_CRTC1;
|
|
|
+ fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
|
|
|
} else {
|
|
|
if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
|
|
|
fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
|