|
@@ -140,40 +140,40 @@ static struct pl022_ssp_controller ssp0_plat_data = {
|
|
|
/*
|
|
|
* These devices are connected via the core APB bridge
|
|
|
*/
|
|
|
-#define GPIO2_IRQ { IRQ_EB_GPIO2, NO_IRQ }
|
|
|
-#define GPIO3_IRQ { IRQ_EB_GPIO3, NO_IRQ }
|
|
|
+#define GPIO2_IRQ { IRQ_EB_GPIO2 }
|
|
|
+#define GPIO3_IRQ { IRQ_EB_GPIO3 }
|
|
|
|
|
|
-#define AACI_IRQ { IRQ_EB_AACI, NO_IRQ }
|
|
|
+#define AACI_IRQ { IRQ_EB_AACI }
|
|
|
#define MMCI0_IRQ { IRQ_EB_MMCI0A, IRQ_EB_MMCI0B }
|
|
|
-#define KMI0_IRQ { IRQ_EB_KMI0, NO_IRQ }
|
|
|
-#define KMI1_IRQ { IRQ_EB_KMI1, NO_IRQ }
|
|
|
+#define KMI0_IRQ { IRQ_EB_KMI0 }
|
|
|
+#define KMI1_IRQ { IRQ_EB_KMI1 }
|
|
|
|
|
|
/*
|
|
|
* These devices are connected directly to the multi-layer AHB switch
|
|
|
*/
|
|
|
-#define EB_SMC_IRQ { NO_IRQ, NO_IRQ }
|
|
|
-#define MPMC_IRQ { NO_IRQ, NO_IRQ }
|
|
|
-#define EB_CLCD_IRQ { IRQ_EB_CLCD, NO_IRQ }
|
|
|
-#define DMAC_IRQ { IRQ_EB_DMA, NO_IRQ }
|
|
|
+#define EB_SMC_IRQ { }
|
|
|
+#define MPMC_IRQ { }
|
|
|
+#define EB_CLCD_IRQ { IRQ_EB_CLCD }
|
|
|
+#define DMAC_IRQ { IRQ_EB_DMA }
|
|
|
|
|
|
/*
|
|
|
* These devices are connected via the core APB bridge
|
|
|
*/
|
|
|
-#define SCTL_IRQ { NO_IRQ, NO_IRQ }
|
|
|
-#define EB_WATCHDOG_IRQ { IRQ_EB_WDOG, NO_IRQ }
|
|
|
-#define EB_GPIO0_IRQ { IRQ_EB_GPIO0, NO_IRQ }
|
|
|
-#define GPIO1_IRQ { IRQ_EB_GPIO1, NO_IRQ }
|
|
|
-#define EB_RTC_IRQ { IRQ_EB_RTC, NO_IRQ }
|
|
|
+#define SCTL_IRQ { }
|
|
|
+#define EB_WATCHDOG_IRQ { IRQ_EB_WDOG }
|
|
|
+#define EB_GPIO0_IRQ { IRQ_EB_GPIO0 }
|
|
|
+#define GPIO1_IRQ { IRQ_EB_GPIO1 }
|
|
|
+#define EB_RTC_IRQ { IRQ_EB_RTC }
|
|
|
|
|
|
/*
|
|
|
* These devices are connected via the DMA APB bridge
|
|
|
*/
|
|
|
-#define SCI_IRQ { IRQ_EB_SCI, NO_IRQ }
|
|
|
-#define EB_UART0_IRQ { IRQ_EB_UART0, NO_IRQ }
|
|
|
-#define EB_UART1_IRQ { IRQ_EB_UART1, NO_IRQ }
|
|
|
-#define EB_UART2_IRQ { IRQ_EB_UART2, NO_IRQ }
|
|
|
-#define EB_UART3_IRQ { IRQ_EB_UART3, NO_IRQ }
|
|
|
-#define EB_SSP_IRQ { IRQ_EB_SSP, NO_IRQ }
|
|
|
+#define SCI_IRQ { IRQ_EB_SCI }
|
|
|
+#define EB_UART0_IRQ { IRQ_EB_UART0 }
|
|
|
+#define EB_UART1_IRQ { IRQ_EB_UART1 }
|
|
|
+#define EB_UART2_IRQ { IRQ_EB_UART2 }
|
|
|
+#define EB_UART3_IRQ { IRQ_EB_UART3 }
|
|
|
+#define EB_SSP_IRQ { IRQ_EB_SSP }
|
|
|
|
|
|
/* FPGA Primecells */
|
|
|
AMBA_DEVICE(aaci, "fpga:aaci", AACI, NULL);
|