|
@@ -28,6 +28,10 @@
|
|
#define MPC52xx_PSC_MAXNUM 6
|
|
#define MPC52xx_PSC_MAXNUM 6
|
|
|
|
|
|
/* Programmable Serial Controller (PSC) status register bits */
|
|
/* Programmable Serial Controller (PSC) status register bits */
|
|
|
|
+#define MPC52xx_PSC_SR_UNEX_RX 0x0001
|
|
|
|
+#define MPC52xx_PSC_SR_DATA_VAL 0x0002
|
|
|
|
+#define MPC52xx_PSC_SR_DATA_OVR 0x0004
|
|
|
|
+#define MPC52xx_PSC_SR_CMDSEND 0x0008
|
|
#define MPC52xx_PSC_SR_CDE 0x0080
|
|
#define MPC52xx_PSC_SR_CDE 0x0080
|
|
#define MPC52xx_PSC_SR_RXRDY 0x0100
|
|
#define MPC52xx_PSC_SR_RXRDY 0x0100
|
|
#define MPC52xx_PSC_SR_RXFULL 0x0200
|
|
#define MPC52xx_PSC_SR_RXFULL 0x0200
|
|
@@ -61,6 +65,12 @@
|
|
#define MPC52xx_PSC_RXTX_FIFO_EMPTY 0x0001
|
|
#define MPC52xx_PSC_RXTX_FIFO_EMPTY 0x0001
|
|
|
|
|
|
/* PSC interrupt status/mask bits */
|
|
/* PSC interrupt status/mask bits */
|
|
|
|
+#define MPC52xx_PSC_IMR_UNEX_RX_SLOT 0x0001
|
|
|
|
+#define MPC52xx_PSC_IMR_DATA_VALID 0x0002
|
|
|
|
+#define MPC52xx_PSC_IMR_DATA_OVR 0x0004
|
|
|
|
+#define MPC52xx_PSC_IMR_CMD_SEND 0x0008
|
|
|
|
+#define MPC52xx_PSC_IMR_ERROR 0x0040
|
|
|
|
+#define MPC52xx_PSC_IMR_DEOF 0x0080
|
|
#define MPC52xx_PSC_IMR_TXRDY 0x0100
|
|
#define MPC52xx_PSC_IMR_TXRDY 0x0100
|
|
#define MPC52xx_PSC_IMR_RXRDY 0x0200
|
|
#define MPC52xx_PSC_IMR_RXRDY 0x0200
|
|
#define MPC52xx_PSC_IMR_DB 0x0400
|
|
#define MPC52xx_PSC_IMR_DB 0x0400
|
|
@@ -117,6 +127,7 @@
|
|
#define MPC52xx_PSC_SICR_SIM_FIR (0x6 << 24)
|
|
#define MPC52xx_PSC_SICR_SIM_FIR (0x6 << 24)
|
|
#define MPC52xx_PSC_SICR_SIM_CODEC_24 (0x7 << 24)
|
|
#define MPC52xx_PSC_SICR_SIM_CODEC_24 (0x7 << 24)
|
|
#define MPC52xx_PSC_SICR_SIM_CODEC_32 (0xf << 24)
|
|
#define MPC52xx_PSC_SICR_SIM_CODEC_32 (0xf << 24)
|
|
|
|
+#define MPC52xx_PSC_SICR_AWR (1 << 30)
|
|
#define MPC52xx_PSC_SICR_GENCLK (1 << 23)
|
|
#define MPC52xx_PSC_SICR_GENCLK (1 << 23)
|
|
#define MPC52xx_PSC_SICR_I2S (1 << 22)
|
|
#define MPC52xx_PSC_SICR_I2S (1 << 22)
|
|
#define MPC52xx_PSC_SICR_CLKPOL (1 << 21)
|
|
#define MPC52xx_PSC_SICR_CLKPOL (1 << 21)
|