|
@@ -274,6 +274,23 @@
|
|
|
#define AM35XX_CPGMAC_FCLK_SHIFT 9
|
|
|
#define AM35XX_VPFE_FCLK_SHIFT 10
|
|
|
|
|
|
+/*AM35XX CONTROL_LVL_INTR_CLEAR bits*/
|
|
|
+#define AM35XX_CPGMAC_C0_MISC_PULSE_CLR BIT(0)
|
|
|
+#define AM35XX_CPGMAC_C0_RX_PULSE_CLR BIT(1)
|
|
|
+#define AM35XX_CPGMAC_C0_RX_THRESH_CLR BIT(2)
|
|
|
+#define AM35XX_CPGMAC_C0_TX_PULSE_CLR BIT(3)
|
|
|
+#define AM35XX_USBOTGSS_INT_CLR BIT(4)
|
|
|
+#define AM35XX_VPFE_CCDC_VD0_INT_CLR BIT(5)
|
|
|
+#define AM35XX_VPFE_CCDC_VD1_INT_CLR BIT(6)
|
|
|
+#define AM35XX_VPFE_CCDC_VD2_INT_CLR BIT(7)
|
|
|
+
|
|
|
+/*AM35XX CONTROL_IP_SW_RESET bits*/
|
|
|
+#define AM35XX_USBOTGSS_SW_RST BIT(0)
|
|
|
+#define AM35XX_CPGMACSS_SW_RST BIT(1)
|
|
|
+#define AM35XX_VPFE_VBUSP_SW_RST BIT(2)
|
|
|
+#define AM35XX_HECC_SW_RST BIT(3)
|
|
|
+#define AM35XX_VPFE_PCLK_SW_RST BIT(4)
|
|
|
+
|
|
|
/*
|
|
|
* CONTROL OMAP STATUS register to identify OMAP3 features
|
|
|
*/
|