|
@@ -791,7 +791,8 @@ struct samsung_gate_clock exynos4210_gate_clks[] __initdata = {
|
|
|
GATE(smmu_pcie, "smmu_pcie", "aclk133", GATE_IP_FSYS, 18, 0, 0),
|
|
|
GATE(modemif, "modemif", "aclk100", GATE_IP_PERIL, 28, 0, 0),
|
|
|
GATE(chipid, "chipid", "aclk100", E4210_GATE_IP_PERIR, 0, 0, 0),
|
|
|
- GATE(sysreg, "sysreg", "aclk100", E4210_GATE_IP_PERIR, 0, 0, 0),
|
|
|
+ GATE(sysreg, "sysreg", "aclk100", E4210_GATE_IP_PERIR, 0,
|
|
|
+ CLK_IGNORE_UNUSED, 0),
|
|
|
GATE(hdmi_cec, "hdmi_cec", "aclk100", E4210_GATE_IP_PERIR, 11, 0, 0),
|
|
|
GATE(smmu_rotator, "smmu_rotator", "aclk200",
|
|
|
E4210_GATE_IP_IMAGE, 4, 0, 0),
|
|
@@ -819,7 +820,8 @@ struct samsung_gate_clock exynos4x12_gate_clks[] __initdata = {
|
|
|
GATE(smmu_mdma, "smmu_mdma", "aclk200", E4X12_GATE_IP_IMAGE, 5, 0, 0),
|
|
|
GATE(mipi_hsi, "mipi_hsi", "aclk133", GATE_IP_FSYS, 10, 0, 0),
|
|
|
GATE(chipid, "chipid", "aclk100", E4X12_GATE_IP_PERIR, 0, 0, 0),
|
|
|
- GATE(sysreg, "sysreg", "aclk100", E4X12_GATE_IP_PERIR, 1, 0, 0),
|
|
|
+ GATE(sysreg, "sysreg", "aclk100", E4X12_GATE_IP_PERIR, 1,
|
|
|
+ CLK_IGNORE_UNUSED, 0),
|
|
|
GATE(hdmi_cec, "hdmi_cec", "aclk100", E4X12_GATE_IP_PERIR, 11, 0, 0),
|
|
|
GATE(sclk_mdnie0, "sclk_mdnie0", "div_mdnie0",
|
|
|
SRC_MASK_LCD0, 4, CLK_SET_RATE_PARENT, 0),
|