|
@@ -2212,7 +2212,7 @@ static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw)
|
|
hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
|
|
hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
|
|
|
|
|
|
/* Check if the flash descriptor is valid */
|
|
/* Check if the flash descriptor is valid */
|
|
- if (hsfsts.hsf_status.fldesvalid == 0) {
|
|
|
|
|
|
+ if (!hsfsts.hsf_status.fldesvalid) {
|
|
e_dbg("Flash descriptor invalid. SW Sequencing must be used.\n");
|
|
e_dbg("Flash descriptor invalid. SW Sequencing must be used.\n");
|
|
return -E1000_ERR_NVM;
|
|
return -E1000_ERR_NVM;
|
|
}
|
|
}
|
|
@@ -2232,7 +2232,7 @@ static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw)
|
|
* completed.
|
|
* completed.
|
|
*/
|
|
*/
|
|
|
|
|
|
- if (hsfsts.hsf_status.flcinprog == 0) {
|
|
|
|
|
|
+ if (!hsfsts.hsf_status.flcinprog) {
|
|
/*
|
|
/*
|
|
* There is no cycle running at present,
|
|
* There is no cycle running at present,
|
|
* so we can start a cycle.
|
|
* so we can start a cycle.
|
|
@@ -2250,7 +2250,7 @@ static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw)
|
|
*/
|
|
*/
|
|
for (i = 0; i < ICH_FLASH_READ_COMMAND_TIMEOUT; i++) {
|
|
for (i = 0; i < ICH_FLASH_READ_COMMAND_TIMEOUT; i++) {
|
|
hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
|
|
hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
|
|
- if (hsfsts.hsf_status.flcinprog == 0) {
|
|
|
|
|
|
+ if (!hsfsts.hsf_status.flcinprog) {
|
|
ret_val = 0;
|
|
ret_val = 0;
|
|
break;
|
|
break;
|
|
}
|
|
}
|
|
@@ -2292,12 +2292,12 @@ static s32 e1000_flash_cycle_ich8lan(struct e1000_hw *hw, u32 timeout)
|
|
/* wait till FDONE bit is set to 1 */
|
|
/* wait till FDONE bit is set to 1 */
|
|
do {
|
|
do {
|
|
hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
|
|
hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
|
|
- if (hsfsts.hsf_status.flcdone == 1)
|
|
|
|
|
|
+ if (hsfsts.hsf_status.flcdone)
|
|
break;
|
|
break;
|
|
udelay(1);
|
|
udelay(1);
|
|
} while (i++ < timeout);
|
|
} while (i++ < timeout);
|
|
|
|
|
|
- if (hsfsts.hsf_status.flcdone == 1 && hsfsts.hsf_status.flcerr == 0)
|
|
|
|
|
|
+ if (hsfsts.hsf_status.flcdone && !hsfsts.hsf_status.flcerr)
|
|
return 0;
|
|
return 0;
|
|
|
|
|
|
return -E1000_ERR_NVM;
|
|
return -E1000_ERR_NVM;
|
|
@@ -2408,10 +2408,10 @@ static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
|
|
* ICH_FLASH_CYCLE_REPEAT_COUNT times.
|
|
* ICH_FLASH_CYCLE_REPEAT_COUNT times.
|
|
*/
|
|
*/
|
|
hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
|
|
hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
|
|
- if (hsfsts.hsf_status.flcerr == 1) {
|
|
|
|
|
|
+ if (hsfsts.hsf_status.flcerr) {
|
|
/* Repeat for some time before giving up. */
|
|
/* Repeat for some time before giving up. */
|
|
continue;
|
|
continue;
|
|
- } else if (hsfsts.hsf_status.flcdone == 0) {
|
|
|
|
|
|
+ } else if (!hsfsts.hsf_status.flcdone) {
|
|
e_dbg("Timeout error - flash cycle did not complete.\n");
|
|
e_dbg("Timeout error - flash cycle did not complete.\n");
|
|
break;
|
|
break;
|
|
}
|
|
}
|
|
@@ -2641,7 +2641,7 @@ static s32 e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw)
|
|
if (ret_val)
|
|
if (ret_val)
|
|
return ret_val;
|
|
return ret_val;
|
|
|
|
|
|
- if ((data & 0x40) == 0) {
|
|
|
|
|
|
+ if (!(data & 0x40)) {
|
|
data |= 0x40;
|
|
data |= 0x40;
|
|
ret_val = e1000_write_nvm(hw, 0x19, 1, &data);
|
|
ret_val = e1000_write_nvm(hw, 0x19, 1, &data);
|
|
if (ret_val)
|
|
if (ret_val)
|
|
@@ -2759,10 +2759,10 @@ static s32 e1000_write_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
|
|
* try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
|
|
* try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
|
|
*/
|
|
*/
|
|
hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
|
|
hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
|
|
- if (hsfsts.hsf_status.flcerr == 1)
|
|
|
|
|
|
+ if (hsfsts.hsf_status.flcerr)
|
|
/* Repeat for some time before giving up. */
|
|
/* Repeat for some time before giving up. */
|
|
continue;
|
|
continue;
|
|
- if (hsfsts.hsf_status.flcdone == 0) {
|
|
|
|
|
|
+ if (!hsfsts.hsf_status.flcdone) {
|
|
e_dbg("Timeout error - flash cycle did not complete.\n");
|
|
e_dbg("Timeout error - flash cycle did not complete.\n");
|
|
break;
|
|
break;
|
|
}
|
|
}
|
|
@@ -2914,10 +2914,10 @@ static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank)
|
|
* a few more times else Done
|
|
* a few more times else Done
|
|
*/
|
|
*/
|
|
hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
|
|
hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
|
|
- if (hsfsts.hsf_status.flcerr == 1)
|
|
|
|
|
|
+ if (hsfsts.hsf_status.flcerr)
|
|
/* repeat for some time before giving up */
|
|
/* repeat for some time before giving up */
|
|
continue;
|
|
continue;
|
|
- else if (hsfsts.hsf_status.flcdone == 0)
|
|
|
|
|
|
+ else if (!hsfsts.hsf_status.flcdone)
|
|
return ret_val;
|
|
return ret_val;
|
|
} while (++count < ICH_FLASH_CYCLE_REPEAT_COUNT);
|
|
} while (++count < ICH_FLASH_CYCLE_REPEAT_COUNT);
|
|
}
|
|
}
|
|
@@ -3916,7 +3916,7 @@ static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw)
|
|
|
|
|
|
/* If EEPROM is not marked present, init the IGP 3 PHY manually */
|
|
/* If EEPROM is not marked present, init the IGP 3 PHY manually */
|
|
if (hw->mac.type <= e1000_ich9lan) {
|
|
if (hw->mac.type <= e1000_ich9lan) {
|
|
- if (((er32(EECD) & E1000_EECD_PRES) == 0) &&
|
|
|
|
|
|
+ if (!(er32(EECD) & E1000_EECD_PRES) &&
|
|
(hw->phy.type == e1000_phy_igp_3)) {
|
|
(hw->phy.type == e1000_phy_igp_3)) {
|
|
e1000e_phy_init_script_igp3(hw);
|
|
e1000e_phy_init_script_igp3(hw);
|
|
}
|
|
}
|