|
@@ -340,7 +340,7 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
__cpu_name[cpu] = "R2000";
|
|
|
c->isa_level = MIPS_CPU_ISA_I;
|
|
|
c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
|
|
|
- MIPS_CPU_NOFPUEX;
|
|
|
+ MIPS_CPU_NOFPUEX;
|
|
|
if (__cpu_has_fpu())
|
|
|
c->options |= MIPS_CPU_FPU;
|
|
|
c->tlbsize = 64;
|
|
@@ -361,7 +361,7 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
}
|
|
|
c->isa_level = MIPS_CPU_ISA_I;
|
|
|
c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
|
|
|
- MIPS_CPU_NOFPUEX;
|
|
|
+ MIPS_CPU_NOFPUEX;
|
|
|
if (__cpu_has_fpu())
|
|
|
c->options |= MIPS_CPU_FPU;
|
|
|
c->tlbsize = 64;
|
|
@@ -387,8 +387,8 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
|
|
|
c->isa_level = MIPS_CPU_ISA_III;
|
|
|
c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
|
|
|
- MIPS_CPU_WATCH | MIPS_CPU_VCE |
|
|
|
- MIPS_CPU_LLSC;
|
|
|
+ MIPS_CPU_WATCH | MIPS_CPU_VCE |
|
|
|
+ MIPS_CPU_LLSC;
|
|
|
c->tlbsize = 48;
|
|
|
break;
|
|
|
case PRID_IMP_VR41XX:
|
|
@@ -434,7 +434,7 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
__cpu_name[cpu] = "R4300";
|
|
|
c->isa_level = MIPS_CPU_ISA_III;
|
|
|
c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
|
|
|
- MIPS_CPU_LLSC;
|
|
|
+ MIPS_CPU_LLSC;
|
|
|
c->tlbsize = 32;
|
|
|
break;
|
|
|
case PRID_IMP_R4600:
|
|
@@ -446,7 +446,7 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
c->tlbsize = 48;
|
|
|
break;
|
|
|
#if 0
|
|
|
- case PRID_IMP_R4650:
|
|
|
+ case PRID_IMP_R4650:
|
|
|
/*
|
|
|
* This processor doesn't have an MMU, so it's not
|
|
|
* "real easy" to run Linux on it. It is left purely
|
|
@@ -455,9 +455,9 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
*/
|
|
|
c->cputype = CPU_R4650;
|
|
|
__cpu_name[cpu] = "R4650";
|
|
|
- c->isa_level = MIPS_CPU_ISA_III;
|
|
|
+ c->isa_level = MIPS_CPU_ISA_III;
|
|
|
c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
|
|
|
- c->tlbsize = 48;
|
|
|
+ c->tlbsize = 48;
|
|
|
break;
|
|
|
#endif
|
|
|
case PRID_IMP_TX39:
|
|
@@ -488,7 +488,7 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
__cpu_name[cpu] = "R4700";
|
|
|
c->isa_level = MIPS_CPU_ISA_III;
|
|
|
c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
|
|
|
- MIPS_CPU_LLSC;
|
|
|
+ MIPS_CPU_LLSC;
|
|
|
c->tlbsize = 48;
|
|
|
break;
|
|
|
case PRID_IMP_TX49:
|
|
@@ -505,7 +505,7 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
__cpu_name[cpu] = "R5000";
|
|
|
c->isa_level = MIPS_CPU_ISA_IV;
|
|
|
c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
|
|
|
- MIPS_CPU_LLSC;
|
|
|
+ MIPS_CPU_LLSC;
|
|
|
c->tlbsize = 48;
|
|
|
break;
|
|
|
case PRID_IMP_R5432:
|
|
@@ -513,7 +513,7 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
__cpu_name[cpu] = "R5432";
|
|
|
c->isa_level = MIPS_CPU_ISA_IV;
|
|
|
c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
|
|
|
- MIPS_CPU_WATCH | MIPS_CPU_LLSC;
|
|
|
+ MIPS_CPU_WATCH | MIPS_CPU_LLSC;
|
|
|
c->tlbsize = 48;
|
|
|
break;
|
|
|
case PRID_IMP_R5500:
|
|
@@ -521,7 +521,7 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
__cpu_name[cpu] = "R5500";
|
|
|
c->isa_level = MIPS_CPU_ISA_IV;
|
|
|
c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
|
|
|
- MIPS_CPU_WATCH | MIPS_CPU_LLSC;
|
|
|
+ MIPS_CPU_WATCH | MIPS_CPU_LLSC;
|
|
|
c->tlbsize = 48;
|
|
|
break;
|
|
|
case PRID_IMP_NEVADA:
|
|
@@ -529,7 +529,7 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
__cpu_name[cpu] = "Nevada";
|
|
|
c->isa_level = MIPS_CPU_ISA_IV;
|
|
|
c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
|
|
|
- MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
|
|
|
+ MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
|
|
|
c->tlbsize = 48;
|
|
|
break;
|
|
|
case PRID_IMP_R6000:
|
|
@@ -537,7 +537,7 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
__cpu_name[cpu] = "R6000";
|
|
|
c->isa_level = MIPS_CPU_ISA_II;
|
|
|
c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
|
|
|
- MIPS_CPU_LLSC;
|
|
|
+ MIPS_CPU_LLSC;
|
|
|
c->tlbsize = 32;
|
|
|
break;
|
|
|
case PRID_IMP_R6000A:
|
|
@@ -545,7 +545,7 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
__cpu_name[cpu] = "R6000A";
|
|
|
c->isa_level = MIPS_CPU_ISA_II;
|
|
|
c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
|
|
|
- MIPS_CPU_LLSC;
|
|
|
+ MIPS_CPU_LLSC;
|
|
|
c->tlbsize = 32;
|
|
|
break;
|
|
|
case PRID_IMP_RM7000:
|
|
@@ -553,7 +553,7 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
__cpu_name[cpu] = "RM7000";
|
|
|
c->isa_level = MIPS_CPU_ISA_IV;
|
|
|
c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
|
|
|
- MIPS_CPU_LLSC;
|
|
|
+ MIPS_CPU_LLSC;
|
|
|
/*
|
|
|
* Undocumented RM7000: Bit 29 in the info register of
|
|
|
* the RM7000 v2.0 indicates if the TLB has 48 or 64
|
|
@@ -569,7 +569,7 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
__cpu_name[cpu] = "RM9000";
|
|
|
c->isa_level = MIPS_CPU_ISA_IV;
|
|
|
c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
|
|
|
- MIPS_CPU_LLSC;
|
|
|
+ MIPS_CPU_LLSC;
|
|
|
/*
|
|
|
* Bit 29 in the info register of the RM9000
|
|
|
* indicates if the TLB has 48 or 64 entries.
|
|
@@ -584,8 +584,8 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
__cpu_name[cpu] = "RM8000";
|
|
|
c->isa_level = MIPS_CPU_ISA_IV;
|
|
|
c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
|
|
|
- MIPS_CPU_FPU | MIPS_CPU_32FPR |
|
|
|
- MIPS_CPU_LLSC;
|
|
|
+ MIPS_CPU_FPU | MIPS_CPU_32FPR |
|
|
|
+ MIPS_CPU_LLSC;
|
|
|
c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
|
|
|
break;
|
|
|
case PRID_IMP_R10000:
|
|
@@ -593,9 +593,9 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
__cpu_name[cpu] = "R10000";
|
|
|
c->isa_level = MIPS_CPU_ISA_IV;
|
|
|
c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
|
|
|
- MIPS_CPU_FPU | MIPS_CPU_32FPR |
|
|
|
+ MIPS_CPU_FPU | MIPS_CPU_32FPR |
|
|
|
MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
|
|
|
- MIPS_CPU_LLSC;
|
|
|
+ MIPS_CPU_LLSC;
|
|
|
c->tlbsize = 64;
|
|
|
break;
|
|
|
case PRID_IMP_R12000:
|
|
@@ -603,9 +603,9 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
__cpu_name[cpu] = "R12000";
|
|
|
c->isa_level = MIPS_CPU_ISA_IV;
|
|
|
c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
|
|
|
- MIPS_CPU_FPU | MIPS_CPU_32FPR |
|
|
|
+ MIPS_CPU_FPU | MIPS_CPU_32FPR |
|
|
|
MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
|
|
|
- MIPS_CPU_LLSC;
|
|
|
+ MIPS_CPU_LLSC;
|
|
|
c->tlbsize = 64;
|
|
|
break;
|
|
|
case PRID_IMP_R14000:
|
|
@@ -613,9 +613,9 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
|
|
|
__cpu_name[cpu] = "R14000";
|
|
|
c->isa_level = MIPS_CPU_ISA_IV;
|
|
|
c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
|
|
|
- MIPS_CPU_FPU | MIPS_CPU_32FPR |
|
|
|
+ MIPS_CPU_FPU | MIPS_CPU_32FPR |
|
|
|
MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
|
|
|
- MIPS_CPU_LLSC;
|
|
|
+ MIPS_CPU_LLSC;
|
|
|
c->tlbsize = 64;
|
|
|
break;
|
|
|
case PRID_IMP_LOONGSON2:
|
|
@@ -739,7 +739,7 @@ static inline unsigned int decode_config3(struct cpuinfo_mips *c)
|
|
|
if (config3 & MIPS_CONF3_VEIC)
|
|
|
c->options |= MIPS_CPU_VEIC;
|
|
|
if (config3 & MIPS_CONF3_MT)
|
|
|
- c->ases |= MIPS_ASE_MIPSMT;
|
|
|
+ c->ases |= MIPS_ASE_MIPSMT;
|
|
|
if (config3 & MIPS_CONF3_ULRI)
|
|
|
c->options |= MIPS_CPU_ULRI;
|
|
|
|
|
@@ -767,7 +767,7 @@ static void __cpuinit decode_configs(struct cpuinfo_mips *c)
|
|
|
|
|
|
/* MIPS32 or MIPS64 compliant CPU. */
|
|
|
c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
|
|
|
- MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
|
|
|
+ MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
|
|
|
|
|
|
c->scache.flags = MIPS_CACHE_NOT_PRESENT;
|
|
|
|