|
@@ -78,7 +78,7 @@ nv40_identify(struct nouveau_device *device)
|
|
|
device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
|
|
|
device->oclass[NVDEV_SUBDEV_FB ] = &nv40_fb_oclass;
|
|
|
device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
|
|
|
- device->oclass[NVDEV_SUBDEV_VM ] = &nv04_vmmgr_oclass;
|
|
|
+ device->oclass[NVDEV_SUBDEV_VM ] = &nv41_vmmgr_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_SW ] = &nv10_software_oclass;
|
|
@@ -98,7 +98,7 @@ nv40_identify(struct nouveau_device *device)
|
|
|
device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
|
|
|
device->oclass[NVDEV_SUBDEV_FB ] = &nv40_fb_oclass;
|
|
|
device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
|
|
|
- device->oclass[NVDEV_SUBDEV_VM ] = &nv04_vmmgr_oclass;
|
|
|
+ device->oclass[NVDEV_SUBDEV_VM ] = &nv41_vmmgr_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_SW ] = &nv10_software_oclass;
|
|
@@ -118,7 +118,7 @@ nv40_identify(struct nouveau_device *device)
|
|
|
device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
|
|
|
device->oclass[NVDEV_SUBDEV_FB ] = &nv40_fb_oclass;
|
|
|
device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
|
|
|
- device->oclass[NVDEV_SUBDEV_VM ] = &nv04_vmmgr_oclass;
|
|
|
+ device->oclass[NVDEV_SUBDEV_VM ] = &nv41_vmmgr_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_SW ] = &nv10_software_oclass;
|
|
@@ -158,7 +158,7 @@ nv40_identify(struct nouveau_device *device)
|
|
|
device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
|
|
|
device->oclass[NVDEV_SUBDEV_FB ] = &nv40_fb_oclass;
|
|
|
device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
|
|
|
- device->oclass[NVDEV_SUBDEV_VM ] = &nv04_vmmgr_oclass;
|
|
|
+ device->oclass[NVDEV_SUBDEV_VM ] = &nv41_vmmgr_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_SW ] = &nv10_software_oclass;
|
|
@@ -178,7 +178,7 @@ nv40_identify(struct nouveau_device *device)
|
|
|
device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
|
|
|
device->oclass[NVDEV_SUBDEV_FB ] = &nv40_fb_oclass;
|
|
|
device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
|
|
|
- device->oclass[NVDEV_SUBDEV_VM ] = &nv04_vmmgr_oclass;
|
|
|
+ device->oclass[NVDEV_SUBDEV_VM ] = &nv41_vmmgr_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_SW ] = &nv10_software_oclass;
|
|
@@ -198,7 +198,7 @@ nv40_identify(struct nouveau_device *device)
|
|
|
device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
|
|
|
device->oclass[NVDEV_SUBDEV_FB ] = &nv40_fb_oclass;
|
|
|
device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
|
|
|
- device->oclass[NVDEV_SUBDEV_VM ] = &nv04_vmmgr_oclass;
|
|
|
+ device->oclass[NVDEV_SUBDEV_VM ] = &nv41_vmmgr_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = &nv40_fifo_oclass;
|
|
|
device->oclass[NVDEV_ENGINE_SW ] = &nv10_software_oclass;
|